Home | History | Annotate | Line # | Download | only in pci
pciide_apollo_reg.h revision 1.17.10.1
      1  1.17.10.1     yamt /*	$NetBSD: pciide_apollo_reg.h,v 1.17.10.1 2010/03/11 15:03:58 yamt Exp $	*/
      2        1.2   bouyer 
      3        1.2   bouyer /*
      4        1.2   bouyer  * Copyright (c) 1998 Manuel Bouyer.
      5        1.2   bouyer  *
      6        1.2   bouyer  * Redistribution and use in source and binary forms, with or without
      7        1.2   bouyer  * modification, are permitted provided that the following conditions
      8        1.2   bouyer  * are met:
      9        1.2   bouyer  * 1. Redistributions of source code must retain the above copyright
     10        1.2   bouyer  *    notice, this list of conditions and the following disclaimer.
     11        1.2   bouyer  * 2. Redistributions in binary form must reproduce the above copyright
     12        1.2   bouyer  *    notice, this list of conditions and the following disclaimer in the
     13        1.2   bouyer  *    documentation and/or other materials provided with the distribution.
     14        1.2   bouyer  *
     15        1.6   bouyer  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     16        1.6   bouyer  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     17        1.6   bouyer  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     18       1.15    perry  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     19        1.6   bouyer  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
     20        1.6   bouyer  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
     21        1.6   bouyer  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
     22        1.6   bouyer  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
     23        1.6   bouyer  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
     24        1.6   bouyer  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
     25        1.2   bouyer  *
     26        1.2   bouyer  */
     27        1.2   bouyer 
     28        1.2   bouyer /*
     29       1.14   bouyer  * Copyright (c) 2000 David Sainty.
     30       1.14   bouyer  *
     31       1.14   bouyer  * Redistribution and use in source and binary forms, with or without
     32       1.14   bouyer  * modification, are permitted provided that the following conditions
     33       1.14   bouyer  * are met:
     34       1.14   bouyer  * 1. Redistributions of source code must retain the above copyright
     35       1.14   bouyer  *    notice, this list of conditions and the following disclaimer.
     36       1.14   bouyer  * 2. Redistributions in binary form must reproduce the above copyright
     37       1.14   bouyer  *    notice, this list of conditions and the following disclaimer in the
     38       1.14   bouyer  *    documentation and/or other materials provided with the distribution.
     39       1.14   bouyer  * 3. All advertising materials mentioning features or use of this software
     40       1.14   bouyer  *    must display the following acknowledgement:
     41       1.14   bouyer  *	This product includes software developed by the University of
     42       1.14   bouyer  *	California, Berkeley and its contributors.
     43       1.14   bouyer  * 4. Neither the name of the University nor the names of its contributors
     44       1.14   bouyer  *    may be used to endorse or promote products derived from this software
     45       1.14   bouyer  *    without specific prior written permission.
     46       1.14   bouyer  *
     47       1.14   bouyer  * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND
     48       1.14   bouyer  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
     49       1.14   bouyer  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
     50       1.14   bouyer  * ARE DISCLAIMED.  IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE
     51       1.14   bouyer  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
     52       1.14   bouyer  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
     53       1.14   bouyer  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
     54       1.14   bouyer  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
     55       1.14   bouyer  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     56       1.14   bouyer  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     57       1.14   bouyer  * SUCH DAMAGE.
     58       1.14   bouyer  *
     59       1.14   bouyer  */
     60       1.14   bouyer 
     61       1.14   bouyer /*
     62        1.2   bouyer  * Registers definitions for VIA technologies's Apollo controllers (VT82V580VO,
     63        1.5   bouyer  * VT82C586A and VT82C586B). Available from http://www.via.com.tw/ or
     64        1.5   bouyer  * http://www.viatech.com/
     65        1.2   bouyer  */
     66        1.2   bouyer 
     67       1.14   bouyer /*
     68       1.14   bouyer  * AMD 7x6 PCI IDE controller is a clone of the VIA apollo.
     69       1.14   bouyer  *      http://www.amd.com/products/cpg/athlon/techdocs/pdf/22548.pdf (756)
     70       1.14   bouyer  *      http://www.amd.com/products/cpg/athlon/techdocs/pdf/23167.pdf (766)
     71       1.14   bouyer  */
     72       1.14   bouyer 
     73       1.14   bouyer /*
     74       1.14   bouyer  * The nVidia nForce and nForce2 IDE controllers are compatible with
     75       1.14   bouyer  * the AMD controllers, but their registers are offset 0x10 bytes.
     76       1.14   bouyer  */
     77       1.14   bouyer 
     78       1.14   bouyer /* Chip revisions */
     79       1.14   bouyer #define AMD756_CHIPREV_D2 3
     80       1.14   bouyer 
     81       1.14   bouyer /*
     82       1.14   bouyer  * The AMD756 chip revision D2 has a bug affecting DMA (but not UDMA)
     83       1.14   bouyer  * modes.  The workaround documented by AMD is to not use DMA on any
     84       1.14   bouyer  * drive which does not support UDMA modes.
     85       1.14   bouyer  *
     86       1.14   bouyer  * See: http://www.amd.com/products/cpg/athlon/techdocs/pdf/22591.pdf
     87       1.14   bouyer  */
     88       1.14   bouyer #define AMD756_CHIPREV_DISABLEDMA(rev) ((rev) <= AMD756_CHIPREV_D2)
     89       1.14   bouyer 
     90       1.14   bouyer /* registers offset - vendor dependant */
     91       1.14   bouyer #define APO_VIA_REGBASE			0x40
     92       1.14   bouyer #define APO_AMD_REGBASE			0x40
     93       1.14   bouyer #define APO_NVIDIA_REGBASE		0x50
     94       1.14   bouyer 
     95        1.2   bouyer /* misc. configuration registers */
     96       1.14   bouyer #define APO_IDECONF(sc) ((sc)->sc_apo_regbase + 0x00)
     97        1.2   bouyer #define APO_IDECONF_EN(channel) (0x00000001 << (1 - (channel)))
     98       1.14   bouyer #define APO_IDECONF_SERR_EN	0x00000100 /* VIA 580 only */
     99       1.14   bouyer #define APO_IDECONF_DS_SOURCE	0x00000200 /* VIA 580 only */
    100       1.14   bouyer #define APO_IDECONF_ALT_INTR_EN	0x00000400 /* VIA 580 only */
    101       1.14   bouyer #define APO_IDECONF_PERR_EN	0x00000800 /* VIA 580 only */
    102        1.2   bouyer #define APO_IDECONF_WR_BUFF_EN(channel) (0x00001000 << ((1 - (channel)) << 1))
    103        1.2   bouyer #define APO_IDECONF_RD_PREF_EN(channel) (0x00002000 << ((1 - (channel)) << 1))
    104       1.14   bouyer #define APO_IDECONF_DEVSEL_TME	0x00010000 /* VIA 580 only */
    105       1.14   bouyer #define APO_IDECONF_MAS_CMD_MON	0x00020000 /* VIA 580 only */
    106        1.2   bouyer #define APO_IDECONF_IO_NAT(channel) \
    107       1.14   bouyer 	(0x00400000 << (1 - (channel))) /* VIA 580 only */
    108        1.2   bouyer #define APO_IDECONF_FIFO_TRSH(channel, x) \
    109        1.2   bouyer 	((x) & 0x3) << ((1 - (channel)) << 1 + 24)
    110        1.2   bouyer #define APO_IDECONF_FIFO_CONF_MASK 0x60000000
    111        1.2   bouyer 
    112       1.14   bouyer /* Misc. controls register - VIA only */
    113       1.14   bouyer #define APO_CTLMISC(sc) 0x44
    114        1.2   bouyer #define APO_CTLMISC_BM_STS_RTY	0x00000008
    115        1.2   bouyer #define APO_CTLMISC_FIFO_HWS	0x00000010
    116        1.2   bouyer #define APO_CTLMISC_WR_IRDY_WS	0x00000020
    117        1.2   bouyer #define APO_CTLMISC_RD_IRDY_WS	0x00000040
    118        1.2   bouyer #define APO_CTLMISC_INTR_SWP	0x00004000
    119        1.2   bouyer #define APO_CTLMISC_DRDY_TIME_MASK 0x00030000
    120        1.2   bouyer #define APO_CTLMISC_FIFO_FLSH_RD(channel) (0x00100000 << (1 - (channel)))
    121        1.2   bouyer #define APO_CTLMISC_FIFO_FLSH_DMA(channel) (0x00400000 << (1 - (channel)))
    122        1.2   bouyer 
    123        1.2   bouyer /* data port timings controls */
    124       1.14   bouyer #define APO_DATATIM(sc) ((sc)->sc_apo_regbase + 0x08)
    125        1.4   bouyer #define APO_DATATIM_MASK(channel) (0xffff << ((1 - (channel)) << 4))
    126        1.2   bouyer #define APO_DATATIM_RECOV(channel, drive, x) (((x) & 0xf) << \
    127        1.2   bouyer 	(((1 - (channel)) << 4) + ((1 - (drive)) << 3)))
    128        1.2   bouyer #define APO_DATATIM_PULSE(channel, drive, x) (((x) & 0xf) << \
    129        1.2   bouyer 	(((1 - (channel)) << 4) + ((1 - (drive)) << 3) + 4))
    130        1.2   bouyer 
    131       1.14   bouyer /* misc timings control - VIA only */
    132       1.14   bouyer #define APO_MISCTIM(sc) 0x4c
    133        1.2   bouyer 
    134       1.14   bouyer /* Ultra-DMA control (586A/B only, amd and nvidia ) */
    135       1.14   bouyer #define APO_UDMA(sc) ((sc)->sc_apo_regbase + 0x10)
    136        1.7  tsutsui #define APO_UDMA_MASK(channel) (0xffff << ((1 - (channel)) << 4))
    137        1.9   bouyer #define APO_UDMA_TIME(channel, drive, x) (((x) & 0xf) << \
    138        1.2   bouyer 	(((1 - (channel)) << 4) + ((1 - (drive)) << 3)))
    139        1.2   bouyer #define APO_UDMA_PIO_MODE(channel, drive) (0x20 << \
    140       1.14   bouyer 	(((1 - (channel)) << 4) + ((1 - (drive)) << 3))) /* via only */
    141        1.2   bouyer #define APO_UDMA_EN(channel, drive) (0x40 << \
    142        1.2   bouyer 	(((1 - (channel)) << 4) + ((1 - (drive)) << 3)))
    143        1.2   bouyer #define APO_UDMA_EN_MTH(channel, drive) (0x80 << \
    144        1.2   bouyer 	(((1 - (channel)) << 4) + ((1 - (drive)) << 3)))
    145       1.14   bouyer #define APO_UDMA_CLK66(channel) (0x08 << ((1 - (channel)) << 4)) /* via only */
    146        1.2   bouyer 
    147       1.14   bouyer /* for via */
    148       1.17    perry static const int8_t via_udma133_tim[] __unused =
    149       1.12   bouyer     {0x07, 0x07, 0x06, 0x04, 0x02, 0x01, 0x00};
    150       1.17    perry static const int8_t via_udma100_tim[] __unused =
    151       1.12   bouyer     {0x07, 0x07, 0x04, 0x02, 0x01, 0x00};
    152       1.17    perry static const int8_t via_udma66_tim[] __unused =
    153       1.10  thorpej     {0x03, 0x03, 0x02, 0x01, 0x00};
    154       1.17    perry static const int8_t via_udma33_tim[] __unused =
    155       1.10  thorpej     {0x03, 0x02, 0x00};
    156       1.14   bouyer 
    157       1.14   bouyer /* for amd and nvidia */
    158       1.17    perry static const int8_t amd7x6_udma_tim[] __unused =
    159       1.14   bouyer     {0x02, 0x01, 0x00, 0x04, 0x05, 0x06, 0x07};
    160       1.14   bouyer 
    161       1.14   bouyer /* for all */
    162       1.17    perry static const int8_t apollo_pio_set[] __unused =
    163       1.10  thorpej     {0x0a, 0x0a, 0x0a, 0x02, 0x02};
    164       1.17    perry static const int8_t apollo_pio_rec[] __unused =
    165       1.10  thorpej     {0x08, 0x08, 0x08, 0x02, 0x00};
    166