pciide_apollo_reg.h revision 1.15 1 /* $NetBSD: pciide_apollo_reg.h,v 1.15 2005/02/27 00:27:33 perry Exp $ */
2
3 /*
4 * Copyright (c) 1998 Manuel Bouyer.
5 *
6 * Redistribution and use in source and binary forms, with or without
7 * modification, are permitted provided that the following conditions
8 * are met:
9 * 1. Redistributions of source code must retain the above copyright
10 * notice, this list of conditions and the following disclaimer.
11 * 2. Redistributions in binary form must reproduce the above copyright
12 * notice, this list of conditions and the following disclaimer in the
13 * documentation and/or other materials provided with the distribution.
14 * 3. All advertising materials mentioning features or use of this software
15 * must display the following acknowledgement:
16 * This product includes software developed by Manuel Bouyer.
17 * 4. The name of the author may not be used to endorse or promote products
18 * derived from this software without specific prior written permission.
19 *
20 * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
21 * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
22 * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
23 * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
24 * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
25 * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
26 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
27 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
28 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
29 * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
30 *
31 */
32
33 /*
34 * Copyright (c) 2000 David Sainty.
35 *
36 * Redistribution and use in source and binary forms, with or without
37 * modification, are permitted provided that the following conditions
38 * are met:
39 * 1. Redistributions of source code must retain the above copyright
40 * notice, this list of conditions and the following disclaimer.
41 * 2. Redistributions in binary form must reproduce the above copyright
42 * notice, this list of conditions and the following disclaimer in the
43 * documentation and/or other materials provided with the distribution.
44 * 3. All advertising materials mentioning features or use of this software
45 * must display the following acknowledgement:
46 * This product includes software developed by the University of
47 * California, Berkeley and its contributors.
48 * 4. Neither the name of the University nor the names of its contributors
49 * may be used to endorse or promote products derived from this software
50 * without specific prior written permission.
51 *
52 * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND
53 * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
54 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
55 * ARE DISCLAIMED. IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE
56 * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
57 * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
58 * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
59 * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
60 * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
61 * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
62 * SUCH DAMAGE.
63 *
64 */
65
66 /*
67 * Registers definitions for VIA technologies's Apollo controllers (VT82V580VO,
68 * VT82C586A and VT82C586B). Available from http://www.via.com.tw/ or
69 * http://www.viatech.com/
70 */
71
72 /*
73 * AMD 7x6 PCI IDE controller is a clone of the VIA apollo.
74 * http://www.amd.com/products/cpg/athlon/techdocs/pdf/22548.pdf (756)
75 * http://www.amd.com/products/cpg/athlon/techdocs/pdf/23167.pdf (766)
76 */
77
78 /*
79 * The nVidia nForce and nForce2 IDE controllers are compatible with
80 * the AMD controllers, but their registers are offset 0x10 bytes.
81 */
82
83 /* Chip revisions */
84 #define AMD756_CHIPREV_D2 3
85
86 /*
87 * The AMD756 chip revision D2 has a bug affecting DMA (but not UDMA)
88 * modes. The workaround documented by AMD is to not use DMA on any
89 * drive which does not support UDMA modes.
90 *
91 * See: http://www.amd.com/products/cpg/athlon/techdocs/pdf/22591.pdf
92 */
93 #define AMD756_CHIPREV_DISABLEDMA(rev) ((rev) <= AMD756_CHIPREV_D2)
94
95 /* registers offset - vendor dependant */
96 #define APO_VIA_REGBASE 0x40
97 #define APO_AMD_REGBASE 0x40
98 #define APO_NVIDIA_REGBASE 0x50
99
100 /* misc. configuration registers */
101 #define APO_IDECONF(sc) ((sc)->sc_apo_regbase + 0x00)
102 #define APO_IDECONF_EN(channel) (0x00000001 << (1 - (channel)))
103 #define APO_IDECONF_SERR_EN 0x00000100 /* VIA 580 only */
104 #define APO_IDECONF_DS_SOURCE 0x00000200 /* VIA 580 only */
105 #define APO_IDECONF_ALT_INTR_EN 0x00000400 /* VIA 580 only */
106 #define APO_IDECONF_PERR_EN 0x00000800 /* VIA 580 only */
107 #define APO_IDECONF_WR_BUFF_EN(channel) (0x00001000 << ((1 - (channel)) << 1))
108 #define APO_IDECONF_RD_PREF_EN(channel) (0x00002000 << ((1 - (channel)) << 1))
109 #define APO_IDECONF_DEVSEL_TME 0x00010000 /* VIA 580 only */
110 #define APO_IDECONF_MAS_CMD_MON 0x00020000 /* VIA 580 only */
111 #define APO_IDECONF_IO_NAT(channel) \
112 (0x00400000 << (1 - (channel))) /* VIA 580 only */
113 #define APO_IDECONF_FIFO_TRSH(channel, x) \
114 ((x) & 0x3) << ((1 - (channel)) << 1 + 24)
115 #define APO_IDECONF_FIFO_CONF_MASK 0x60000000
116
117 /* Misc. controls register - VIA only */
118 #define APO_CTLMISC(sc) 0x44
119 #define APO_CTLMISC_BM_STS_RTY 0x00000008
120 #define APO_CTLMISC_FIFO_HWS 0x00000010
121 #define APO_CTLMISC_WR_IRDY_WS 0x00000020
122 #define APO_CTLMISC_RD_IRDY_WS 0x00000040
123 #define APO_CTLMISC_INTR_SWP 0x00004000
124 #define APO_CTLMISC_DRDY_TIME_MASK 0x00030000
125 #define APO_CTLMISC_FIFO_FLSH_RD(channel) (0x00100000 << (1 - (channel)))
126 #define APO_CTLMISC_FIFO_FLSH_DMA(channel) (0x00400000 << (1 - (channel)))
127
128 /* data port timings controls */
129 #define APO_DATATIM(sc) ((sc)->sc_apo_regbase + 0x08)
130 #define APO_DATATIM_MASK(channel) (0xffff << ((1 - (channel)) << 4))
131 #define APO_DATATIM_RECOV(channel, drive, x) (((x) & 0xf) << \
132 (((1 - (channel)) << 4) + ((1 - (drive)) << 3)))
133 #define APO_DATATIM_PULSE(channel, drive, x) (((x) & 0xf) << \
134 (((1 - (channel)) << 4) + ((1 - (drive)) << 3) + 4))
135
136 /* misc timings control - VIA only */
137 #define APO_MISCTIM(sc) 0x4c
138
139 /* Ultra-DMA control (586A/B only, amd and nvidia ) */
140 #define APO_UDMA(sc) ((sc)->sc_apo_regbase + 0x10)
141 #define APO_UDMA_MASK(channel) (0xffff << ((1 - (channel)) << 4))
142 #define APO_UDMA_TIME(channel, drive, x) (((x) & 0xf) << \
143 (((1 - (channel)) << 4) + ((1 - (drive)) << 3)))
144 #define APO_UDMA_PIO_MODE(channel, drive) (0x20 << \
145 (((1 - (channel)) << 4) + ((1 - (drive)) << 3))) /* via only */
146 #define APO_UDMA_EN(channel, drive) (0x40 << \
147 (((1 - (channel)) << 4) + ((1 - (drive)) << 3)))
148 #define APO_UDMA_EN_MTH(channel, drive) (0x80 << \
149 (((1 - (channel)) << 4) + ((1 - (drive)) << 3)))
150 #define APO_UDMA_CLK66(channel) (0x08 << ((1 - (channel)) << 4)) /* via only */
151
152 /* for via */
153 static const int8_t via_udma133_tim[] __attribute__((__unused__)) =
154 {0x07, 0x07, 0x06, 0x04, 0x02, 0x01, 0x00};
155 static const int8_t via_udma100_tim[] __attribute__((__unused__)) =
156 {0x07, 0x07, 0x04, 0x02, 0x01, 0x00};
157 static const int8_t via_udma66_tim[] __attribute__((__unused__)) =
158 {0x03, 0x03, 0x02, 0x01, 0x00};
159 static const int8_t via_udma33_tim[] __attribute__((__unused__)) =
160 {0x03, 0x02, 0x00};
161
162 /* for amd and nvidia */
163 static const int8_t amd7x6_udma_tim[] __attribute__((__unused__)) =
164 {0x02, 0x01, 0x00, 0x04, 0x05, 0x06, 0x07};
165
166 /* for all */
167 static const int8_t apollo_pio_set[] __attribute__((__unused__)) =
168 {0x0a, 0x0a, 0x0a, 0x02, 0x02};
169 static const int8_t apollo_pio_rec[] __attribute__((__unused__)) =
170 {0x08, 0x08, 0x08, 0x02, 0x00};
171