Home | History | Annotate | Line # | Download | only in pci
      1  1.16    andvar /*	$NetBSD: pciide_piix_reg.h,v 1.16 2024/02/09 22:08:36 andvar Exp $	*/
      2   1.2    bouyer 
      3   1.2    bouyer /*
      4   1.2    bouyer  * Copyright (c) 1998 Manuel Bouyer.
      5   1.2    bouyer  *
      6   1.2    bouyer  * Redistribution and use in source and binary forms, with or without
      7   1.2    bouyer  * modification, are permitted provided that the following conditions
      8   1.2    bouyer  * are met:
      9   1.2    bouyer  * 1. Redistributions of source code must retain the above copyright
     10   1.2    bouyer  *    notice, this list of conditions and the following disclaimer.
     11   1.2    bouyer  * 2. Redistributions in binary form must reproduce the above copyright
     12   1.2    bouyer  *    notice, this list of conditions and the following disclaimer in the
     13   1.2    bouyer  *    documentation and/or other materials provided with the distribution.
     14   1.2    bouyer  *
     15   1.4    bouyer  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     16   1.4    bouyer  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     17   1.4    bouyer  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     18   1.9     perry  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     19   1.4    bouyer  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
     20   1.4    bouyer  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
     21   1.4    bouyer  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
     22   1.4    bouyer  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
     23   1.4    bouyer  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
     24   1.4    bouyer  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
     25   1.2    bouyer  *
     26   1.2    bouyer  */
     27   1.2    bouyer 
     28   1.2    bouyer /*
     29   1.2    bouyer  * Registers definitions for Intel's PIIX serie PCI IDE controllers.
     30   1.2    bouyer  * See Intel's
     31   1.3    bouyer  * "82371FB (PIIX) and 82371SB (PIIX3) PCI ISA IDE XCELERATOR"
     32   1.3    bouyer  * "82371AB PCI-TO-ISA / IDE XCELERATOR (PIIX4)" and
     33   1.3    bouyer  * "Intel 82801AA (ICH) and Intel 82801AB (ICH0) I/O Controller Hub"
     34   1.3    bouyer  * available from http://developers.intel.com/
     35   1.2    bouyer  */
     36   1.2    bouyer 
     37   1.2    bouyer /*
     38   1.2    bouyer  * Bus master interface base address register
     39   1.2    bouyer  */
     40   1.2    bouyer #define PIIX_BMIBA 0x20
     41   1.2    bouyer #define PIIX_BMIBA_ADDR(x) (x & 0x0000FFFF0)
     42   1.2    bouyer #define PIIX_BMIBA_RTE(x) (x & 0x000000001)
     43   1.2    bouyer #define PIIX_BMIBA_RTE_IO 0x000000001 /* base addr maps to I/O space */
     44   1.2    bouyer 
     45   1.2    bouyer /*
     46   1.9     perry  * IDE timing register
     47   1.2    bouyer  * 0x40/0x41 is for primary, 0x42/0x43 for secondary channel
     48   1.2    bouyer  */
     49   1.2    bouyer #define PIIX_IDETIM 0x40
     50   1.2    bouyer #define PIIX_IDETIM_READ(x, channel) (((x) >> (16 * (channel))) & 0x0000FFFF)
     51   1.2    bouyer #define PIIX_IDETIM_SET(x, bytes, channel) \
     52  1.15     kamil 	((x) | ((unsigned int)(bytes) << (16 * (channel))))
     53   1.2    bouyer #define PIIX_IDETIM_CLEAR(x, bytes, channel) \
     54  1.15     kamil 	((x) & ~((unsigned int)(bytes) << (16 * (channel))))
     55   1.2    bouyer 
     56   1.2    bouyer #define PIIX_IDETIM_IDE		0x8000 /* PIIX decode IDE registers */
     57   1.2    bouyer #define PIIX_IDETIM_SITRE	0x4000 /* slaves IDE timing registers
     58   1.2    bouyer 					enabled (PIIX3/4 only) */
     59   1.2    bouyer #define PIIX_IDETIM_ISP_MASK	0x3000 /* IOrdy sample point */
     60   1.2    bouyer #define PIIX_IDETIM_ISP_SHIFT	12
     61   1.2    bouyer #define PIIX_IDETIM_ISP_SET(x)	((x) << PIIX_IDETIM_ISP_SHIFT)
     62   1.2    bouyer #define PIIX_IDETIM_RTC_MASK	0x0300 /* recovery time */
     63   1.2    bouyer #define PIIX_IDETIM_RTC_SHIFT	8
     64   1.2    bouyer #define PIIX_IDETIM_RTC_SET(x)	((x) << PIIX_IDETIM_RTC_SHIFT)
     65   1.2    bouyer #define PIIX_IDETIM_DTE(d)	(0x0008 << (4 * (d))) /* DMA timing only */
     66   1.2    bouyer #define PIIX_IDETIM_PPE(d)	(0x0004 << (4 * (d))) /* prefetch/posting */
     67   1.2    bouyer #define PIIX_IDETIM_IE(d)	(0x0002 << (4 * (d))) /* IORDY enable */
     68   1.2    bouyer #define PIIX_IDETIM_TIME(d)	(0x0001 << (4 * (d))) /* Fast timing enable */
     69   1.2    bouyer /*
     70   1.2    bouyer  * Slave IDE timing register (PIIX3/4 only)
     71   1.2    bouyer  * This register must be enabled via the PIIX_IDETIM_SITRE bit
     72   1.2    bouyer  */
     73   1.2    bouyer #define PIIX_SIDETIM 0x44
     74   1.2    bouyer #define PIIX_SIDETIM_ISP_MASK(channel) (0x0c << ((channel) * 4))
     75   1.2    bouyer #define PIIX_SIDETIM_ISP_SHIFT	2
     76   1.2    bouyer #define PIIX_SIDETIM_ISP_SET(x, channel) \
     77   1.2    bouyer 	(x << (PIIX_SIDETIM_ISP_SHIFT + ((channel) * 4)))
     78   1.2    bouyer #define PIIX_SIDETIM_RTC_MASK(channel) (0x03 << ((channel) * 4))
     79   1.2    bouyer #define PIIX_SIDETIM_RTC_SHIFT	0
     80   1.2    bouyer #define PIIX_SIDETIM_RTC_SET(x, channel) \
     81   1.2    bouyer 	(x << (PIIX_SIDETIM_RTC_SHIFT + ((channel) * 4)))
     82   1.2    bouyer 
     83   1.2    bouyer /*
     84   1.2    bouyer  * Ultra DMA/33 register (PIIX4 only)
     85   1.2    bouyer  */
     86   1.2    bouyer #define PIIX_UDMAREG 0x48
     87   1.2    bouyer /* Control register */
     88   1.2    bouyer #define PIIX_UDMACTL_DRV_EN(channel, drive) (0x01 << ((channel) * 2 + (drive)))
     89   1.2    bouyer /* Ultra DMA/33 timing register (PIIX4 only) */
     90  1.11  jmcneill #define PIIX_UDMATIM 0x4a
     91   1.2    bouyer #define PIIX_UDMATIM_SHIFT 16
     92   1.2    bouyer #define PIIX_UDMATIM_SET(x, channel, drive) \
     93   1.2    bouyer 	(((x) << ((channel * 8) + (drive * 4))) << PIIX_UDMATIM_SHIFT)
     94   1.3    bouyer 
     95   1.3    bouyer /*
     96   1.5    bouyer  * IDE config register (ICH/ICH0/ICH2 only)
     97   1.3    bouyer  */
     98   1.3    bouyer #define PIIX_CONFIG	0x54
     99   1.3    bouyer #define PIIX_CONFIG_PINGPONG	0x0400
    100   1.5    bouyer /* The following are only for the 82801AA (ICH) and 82801BA (ICH2) */
    101   1.3    bouyer #define PIIX_CONFIG_CR(channel, drive) (0x0010 << ((channel) * 2 + (drive)))
    102   1.3    bouyer #define PIIX_CONFIG_UDMA66(channel, drive) (0x0001 << ((channel) * 2 + (drive)))
    103   1.5    bouyer /* The following are only for the 82801BA (ICH2) */
    104   1.5    bouyer #define PIIX_CONFIG_UDMA100(channel, drive) (0x1000 << ((channel) * 2 + (drive)))
    105   1.3    bouyer 
    106   1.2    bouyer /*
    107  1.16    andvar  * these tables define the different values to upload to the
    108   1.2    bouyer  * ISP and RTC registers for the various PIO and DMA mode
    109   1.2    bouyer  * (from the PIIX4 doc).
    110   1.2    bouyer  */
    111  1.13     perry static const int8_t piix_isp_pio[] __unused =
    112   1.6   thorpej     {0x00, 0x00, 0x01, 0x02, 0x02};
    113  1.13     perry static const int8_t piix_rtc_pio[] __unused =
    114   1.6   thorpej     {0x00, 0x00, 0x00, 0x01, 0x03};
    115  1.13     perry static const int8_t piix_isp_dma[] __unused =
    116   1.6   thorpej     {0x00, 0x02, 0x02};
    117  1.13     perry static const int8_t piix_rtc_dma[] __unused =
    118   1.6   thorpej     {0x00, 0x02, 0x03};
    119  1.13     perry static const int8_t piix4_sct_udma[] __unused =
    120   1.6   thorpej     {0x00, 0x01, 0x02, 0x01, 0x02, 0x01};
    121  1.12   xtraeme 
    122  1.12   xtraeme /*
    123  1.12   xtraeme  * ICH5/ICH5R SATA registers definitions
    124  1.12   xtraeme  */
    125  1.12   xtraeme #define ICH5_SATA_MAP		0x90 /* Address Map Register */
    126  1.12   xtraeme #define ICH5_SATA_MAP_MV_MASK	0x07 /* Map Value mask */
    127  1.12   xtraeme #define ICH5_SATA_MAP_COMBINED	0x04 /* Combined mode */
    128  1.12   xtraeme 
    129  1.12   xtraeme #define ICH5_SATA_PI		0x09 /* Program Interface register */
    130  1.12   xtraeme #define ICH5_SATA_PI_PRI_NATIVE	0x01 /* Put Pri IDE channel in native mode */
    131  1.12   xtraeme #define ICH5_SATA_PI_SEC_NATIVE	0x04 /* Put Sec IDE channel in native mode */
    132  1.12   xtraeme 
    133  1.12   xtraeme #define ICH_SATA_PCS		0x92 /* Port Control and Status Register */
    134  1.12   xtraeme #define ICH_SATA_PCS_P0E	0x01 /* Port 0 enabled */
    135  1.12   xtraeme #define ICH_SATA_PCS_P1E	0x02 /* Port 1 enabled */
    136  1.12   xtraeme #define ICH_SATA_PCS_P0P	0x10 /* Port 0 present */
    137  1.12   xtraeme #define ICH_SATA_PCS_P1P	0x20 /* Port 1 present */
    138  1.12   xtraeme 
    139  1.12   xtraeme /*
    140  1.12   xtraeme  *  * ICH6/ICH7 SATA registers definitions
    141  1.12   xtraeme  *   */
    142  1.12   xtraeme #define ICH6_SATA_MAP_CMB_MASK	0x03 /* Combined mode bits */
    143  1.12   xtraeme #define ICH6_SATA_MAP_CMB_PRI	0x01 /* Combined mode, IDE Primary */
    144  1.12   xtraeme #define ICH6_SATA_MAP_CMB_SEC	0x02 /* Combined mode, IDE Secondary */
    145  1.12   xtraeme #define ICH7_SATA_MAP_SMS_MASK	0xc0 /* SATA Mode Select */
    146  1.12   xtraeme #define ICH7_SATA_MAP_SMS_IDE	0x00
    147  1.12   xtraeme #define ICH7_SATA_MAP_SMS_AHCI	0x40
    148  1.12   xtraeme #define ICH7_SATA_MAP_SMS_RAID	0x80
    149