pciide_piix_reg.h revision 1.12 1 1.12 xtraeme /* $NetBSD: pciide_piix_reg.h,v 1.12 2006/09/03 18:30:35 xtraeme Exp $ */
2 1.2 bouyer
3 1.2 bouyer /*
4 1.2 bouyer * Copyright (c) 1998 Manuel Bouyer.
5 1.2 bouyer *
6 1.2 bouyer * Redistribution and use in source and binary forms, with or without
7 1.2 bouyer * modification, are permitted provided that the following conditions
8 1.2 bouyer * are met:
9 1.2 bouyer * 1. Redistributions of source code must retain the above copyright
10 1.2 bouyer * notice, this list of conditions and the following disclaimer.
11 1.2 bouyer * 2. Redistributions in binary form must reproduce the above copyright
12 1.2 bouyer * notice, this list of conditions and the following disclaimer in the
13 1.2 bouyer * documentation and/or other materials provided with the distribution.
14 1.2 bouyer * 3. All advertising materials mentioning features or use of this software
15 1.2 bouyer * must display the following acknowledgement:
16 1.7 bouyer * This product includes software developed by Manuel Bouyer.
17 1.8 bouyer * 4. The name of the author may not be used to endorse or promote products
18 1.8 bouyer * derived from this software without specific prior written permission.
19 1.2 bouyer *
20 1.4 bouyer * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
21 1.4 bouyer * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
22 1.4 bouyer * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
23 1.9 perry * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
24 1.4 bouyer * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
25 1.4 bouyer * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
26 1.4 bouyer * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
27 1.4 bouyer * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
28 1.4 bouyer * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
29 1.4 bouyer * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
30 1.2 bouyer *
31 1.2 bouyer */
32 1.2 bouyer
33 1.2 bouyer /*
34 1.2 bouyer * Registers definitions for Intel's PIIX serie PCI IDE controllers.
35 1.2 bouyer * See Intel's
36 1.3 bouyer * "82371FB (PIIX) and 82371SB (PIIX3) PCI ISA IDE XCELERATOR"
37 1.3 bouyer * "82371AB PCI-TO-ISA / IDE XCELERATOR (PIIX4)" and
38 1.3 bouyer * "Intel 82801AA (ICH) and Intel 82801AB (ICH0) I/O Controller Hub"
39 1.3 bouyer * available from http://developers.intel.com/
40 1.2 bouyer */
41 1.2 bouyer
42 1.2 bouyer /*
43 1.2 bouyer * Bus master interface base address register
44 1.2 bouyer */
45 1.2 bouyer #define PIIX_BMIBA 0x20
46 1.2 bouyer #define PIIX_BMIBA_ADDR(x) (x & 0x0000FFFF0)
47 1.2 bouyer #define PIIX_BMIBA_RTE(x) (x & 0x000000001)
48 1.2 bouyer #define PIIX_BMIBA_RTE_IO 0x000000001 /* base addr maps to I/O space */
49 1.2 bouyer
50 1.2 bouyer /*
51 1.9 perry * IDE timing register
52 1.2 bouyer * 0x40/0x41 is for primary, 0x42/0x43 for secondary channel
53 1.2 bouyer */
54 1.2 bouyer #define PIIX_IDETIM 0x40
55 1.2 bouyer #define PIIX_IDETIM_READ(x, channel) (((x) >> (16 * (channel))) & 0x0000FFFF)
56 1.2 bouyer #define PIIX_IDETIM_SET(x, bytes, channel) \
57 1.2 bouyer ((x) | ((bytes) << (16 * (channel))))
58 1.2 bouyer #define PIIX_IDETIM_CLEAR(x, bytes, channel) \
59 1.2 bouyer ((x) & ~((bytes) << (16 * (channel))))
60 1.2 bouyer
61 1.2 bouyer #define PIIX_IDETIM_IDE 0x8000 /* PIIX decode IDE registers */
62 1.2 bouyer #define PIIX_IDETIM_SITRE 0x4000 /* slaves IDE timing registers
63 1.2 bouyer enabled (PIIX3/4 only) */
64 1.2 bouyer #define PIIX_IDETIM_ISP_MASK 0x3000 /* IOrdy sample point */
65 1.2 bouyer #define PIIX_IDETIM_ISP_SHIFT 12
66 1.2 bouyer #define PIIX_IDETIM_ISP_SET(x) ((x) << PIIX_IDETIM_ISP_SHIFT)
67 1.2 bouyer #define PIIX_IDETIM_RTC_MASK 0x0300 /* recovery time */
68 1.2 bouyer #define PIIX_IDETIM_RTC_SHIFT 8
69 1.2 bouyer #define PIIX_IDETIM_RTC_SET(x) ((x) << PIIX_IDETIM_RTC_SHIFT)
70 1.2 bouyer #define PIIX_IDETIM_DTE(d) (0x0008 << (4 * (d))) /* DMA timing only */
71 1.2 bouyer #define PIIX_IDETIM_PPE(d) (0x0004 << (4 * (d))) /* prefetch/posting */
72 1.2 bouyer #define PIIX_IDETIM_IE(d) (0x0002 << (4 * (d))) /* IORDY enable */
73 1.2 bouyer #define PIIX_IDETIM_TIME(d) (0x0001 << (4 * (d))) /* Fast timing enable */
74 1.2 bouyer /*
75 1.2 bouyer * Slave IDE timing register (PIIX3/4 only)
76 1.2 bouyer * This register must be enabled via the PIIX_IDETIM_SITRE bit
77 1.2 bouyer */
78 1.2 bouyer #define PIIX_SIDETIM 0x44
79 1.2 bouyer #define PIIX_SIDETIM_ISP_MASK(channel) (0x0c << ((channel) * 4))
80 1.2 bouyer #define PIIX_SIDETIM_ISP_SHIFT 2
81 1.2 bouyer #define PIIX_SIDETIM_ISP_SET(x, channel) \
82 1.2 bouyer (x << (PIIX_SIDETIM_ISP_SHIFT + ((channel) * 4)))
83 1.2 bouyer #define PIIX_SIDETIM_RTC_MASK(channel) (0x03 << ((channel) * 4))
84 1.2 bouyer #define PIIX_SIDETIM_RTC_SHIFT 0
85 1.2 bouyer #define PIIX_SIDETIM_RTC_SET(x, channel) \
86 1.2 bouyer (x << (PIIX_SIDETIM_RTC_SHIFT + ((channel) * 4)))
87 1.2 bouyer
88 1.2 bouyer /*
89 1.2 bouyer * Ultra DMA/33 register (PIIX4 only)
90 1.2 bouyer */
91 1.2 bouyer #define PIIX_UDMAREG 0x48
92 1.2 bouyer /* Control register */
93 1.2 bouyer #define PIIX_UDMACTL_DRV_EN(channel, drive) (0x01 << ((channel) * 2 + (drive)))
94 1.2 bouyer /* Ultra DMA/33 timing register (PIIX4 only) */
95 1.11 jmcneill #define PIIX_UDMATIM 0x4a
96 1.2 bouyer #define PIIX_UDMATIM_SHIFT 16
97 1.2 bouyer #define PIIX_UDMATIM_SET(x, channel, drive) \
98 1.2 bouyer (((x) << ((channel * 8) + (drive * 4))) << PIIX_UDMATIM_SHIFT)
99 1.3 bouyer
100 1.3 bouyer /*
101 1.5 bouyer * IDE config register (ICH/ICH0/ICH2 only)
102 1.3 bouyer */
103 1.3 bouyer #define PIIX_CONFIG 0x54
104 1.3 bouyer #define PIIX_CONFIG_PINGPONG 0x0400
105 1.5 bouyer /* The following are only for the 82801AA (ICH) and 82801BA (ICH2) */
106 1.3 bouyer #define PIIX_CONFIG_CR(channel, drive) (0x0010 << ((channel) * 2 + (drive)))
107 1.3 bouyer #define PIIX_CONFIG_UDMA66(channel, drive) (0x0001 << ((channel) * 2 + (drive)))
108 1.5 bouyer /* The following are only for the 82801BA (ICH2) */
109 1.5 bouyer #define PIIX_CONFIG_UDMA100(channel, drive) (0x1000 << ((channel) * 2 + (drive)))
110 1.3 bouyer
111 1.2 bouyer /*
112 1.2 bouyer * these tables define the differents values to upload to the
113 1.2 bouyer * ISP and RTC registers for the various PIO and DMA mode
114 1.2 bouyer * (from the PIIX4 doc).
115 1.2 bouyer */
116 1.6 thorpej static const int8_t piix_isp_pio[] __attribute__((__unused__)) =
117 1.6 thorpej {0x00, 0x00, 0x01, 0x02, 0x02};
118 1.6 thorpej static const int8_t piix_rtc_pio[] __attribute__((__unused__)) =
119 1.6 thorpej {0x00, 0x00, 0x00, 0x01, 0x03};
120 1.6 thorpej static const int8_t piix_isp_dma[] __attribute__((__unused__)) =
121 1.6 thorpej {0x00, 0x02, 0x02};
122 1.6 thorpej static const int8_t piix_rtc_dma[] __attribute__((__unused__)) =
123 1.6 thorpej {0x00, 0x02, 0x03};
124 1.6 thorpej static const int8_t piix4_sct_udma[] __attribute__((__unused__)) =
125 1.6 thorpej {0x00, 0x01, 0x02, 0x01, 0x02, 0x01};
126 1.12 xtraeme
127 1.12 xtraeme /*
128 1.12 xtraeme * ICH5/ICH5R SATA registers definitions
129 1.12 xtraeme */
130 1.12 xtraeme #define ICH5_SATA_MAP 0x90 /* Address Map Register */
131 1.12 xtraeme #define ICH5_SATA_MAP_MV_MASK 0x07 /* Map Value mask */
132 1.12 xtraeme #define ICH5_SATA_MAP_COMBINED 0x04 /* Combined mode */
133 1.12 xtraeme
134 1.12 xtraeme #define ICH5_SATA_PI 0x09 /* Program Interface register */
135 1.12 xtraeme #define ICH5_SATA_PI_PRI_NATIVE 0x01 /* Put Pri IDE channel in native mode */
136 1.12 xtraeme #define ICH5_SATA_PI_SEC_NATIVE 0x04 /* Put Sec IDE channel in native mode */
137 1.12 xtraeme
138 1.12 xtraeme #define ICH_SATA_PCS 0x92 /* Port Control and Status Register */
139 1.12 xtraeme #define ICH_SATA_PCS_P0E 0x01 /* Port 0 enabled */
140 1.12 xtraeme #define ICH_SATA_PCS_P1E 0x02 /* Port 1 enabled */
141 1.12 xtraeme #define ICH_SATA_PCS_P0P 0x10 /* Port 0 present */
142 1.12 xtraeme #define ICH_SATA_PCS_P1P 0x20 /* Port 1 present */
143 1.12 xtraeme
144 1.12 xtraeme /*
145 1.12 xtraeme * * ICH6/ICH7 SATA registers definitions
146 1.12 xtraeme * */
147 1.12 xtraeme #define ICH6_SATA_MAP_CMB_MASK 0x03 /* Combined mode bits */
148 1.12 xtraeme #define ICH6_SATA_MAP_CMB_PRI 0x01 /* Combined mode, IDE Primary */
149 1.12 xtraeme #define ICH6_SATA_MAP_CMB_SEC 0x02 /* Combined mode, IDE Secondary */
150 1.12 xtraeme #define ICH7_SATA_MAP_SMS_MASK 0xc0 /* SATA Mode Select */
151 1.12 xtraeme #define ICH7_SATA_MAP_SMS_IDE 0x00
152 1.12 xtraeme #define ICH7_SATA_MAP_SMS_AHCI 0x40
153 1.12 xtraeme #define ICH7_SATA_MAP_SMS_RAID 0x80
154