Home | History | Annotate | Line # | Download | only in pci
piixpmreg.h revision 1.3
      1  1.3  jmcneill /* $NetBSD: piixpmreg.h,v 1.3 2006/06/22 16:49:01 jmcneill Exp $ */
      2  1.1  jmcneill /*	$OpenBSD: piixreg.h,v 1.3 2006/01/03 22:39:03 grange Exp $	*/
      3  1.1  jmcneill 
      4  1.1  jmcneill /*
      5  1.1  jmcneill  * Copyright (c) 2005 Alexander Yurchenko <grange (at) openbsd.org>
      6  1.1  jmcneill  *
      7  1.1  jmcneill  * Permission to use, copy, modify, and distribute this software for any
      8  1.1  jmcneill  * purpose with or without fee is hereby granted, provided that the above
      9  1.1  jmcneill  * copyright notice and this permission notice appear in all copies.
     10  1.1  jmcneill  *
     11  1.1  jmcneill  * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
     12  1.1  jmcneill  * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
     13  1.1  jmcneill  * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
     14  1.1  jmcneill  * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
     15  1.1  jmcneill  * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
     16  1.1  jmcneill  * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
     17  1.1  jmcneill  * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
     18  1.1  jmcneill  */
     19  1.1  jmcneill 
     20  1.1  jmcneill #ifndef _DEV_PCI_PIIXREG_H_
     21  1.1  jmcneill #define _DEV_PCI_PIIXREG_H_
     22  1.1  jmcneill 
     23  1.1  jmcneill /*
     24  1.1  jmcneill  * Intel PCI-to-ISA / IDE Xcelerator (PIIX) register definitions.
     25  1.1  jmcneill  */
     26  1.1  jmcneill 
     27  1.1  jmcneill /*
     28  1.1  jmcneill  * Power management registers.
     29  1.1  jmcneill  */
     30  1.1  jmcneill 
     31  1.1  jmcneill /* PCI configuration registers */
     32  1.3  jmcneill #define PIIX_PM_BASE	0x40		/* Power management base address */
     33  1.2  jmcneill #define PIIX_DEVACTA	0x54		/* Device activity A (function 3) */
     34  1.2  jmcneill #define PIIX_DEVACTB	0x58		/* Device activity B (function 3) */
     35  1.1  jmcneill #define PIIX_SMB_BASE	0x90		/* SMBus base address */
     36  1.1  jmcneill #define PIIX_SMB_HOSTC	0xd0		/* SMBus host configuration */
     37  1.1  jmcneill #define PIIX_SMB_HOSTC_HSTEN	(1 << 16)	/* enable host controller */
     38  1.1  jmcneill #define PIIX_SMB_HOSTC_SMI	(0 << 17)	/* SMI */
     39  1.1  jmcneill #define PIIX_SMB_HOSTC_IRQ	(4 << 17)	/* IRQ */
     40  1.1  jmcneill #define PIIX_SMB_HOSTC_INTMASK	(7 << 17)
     41  1.1  jmcneill 
     42  1.1  jmcneill /* SMBus I/O registers */
     43  1.1  jmcneill #define PIIX_SMB_HS	0x00		/* host status */
     44  1.1  jmcneill #define PIIX_SMB_HS_BUSY	(1 << 0)	/* running a command */
     45  1.1  jmcneill #define PIIX_SMB_HS_INTR	(1 << 1)	/* command completed */
     46  1.1  jmcneill #define PIIX_SMB_HS_DEVERR	(1 << 2)	/* command error */
     47  1.1  jmcneill #define PIIX_SMB_HS_BUSERR	(1 << 3)	/* transaction collision */
     48  1.1  jmcneill #define PIIX_SMB_HS_FAILED	(1 << 4)	/* failed bus transaction */
     49  1.1  jmcneill #define PIIX_SMB_HS_BITS	"\020\001BUSY\002INTR\003DEVERR\004BUSERR\005FAILED"
     50  1.1  jmcneill #define PIIX_SMB_HC	0x02		/* host control */
     51  1.1  jmcneill #define PIIX_SMB_HC_INTREN	(1 << 0)	/* enable interrupts */
     52  1.1  jmcneill #define PIIX_SMB_HC_KILL	(1 << 1)	/* kill current transaction */
     53  1.1  jmcneill #define PIIX_SMB_HC_CMD_QUICK	(0 << 2)	/* QUICK command */
     54  1.1  jmcneill #define PIIX_SMB_HC_CMD_BYTE	(1 << 2)	/* BYTE command */
     55  1.1  jmcneill #define PIIX_SMB_HC_CMD_BDATA	(2 << 2)	/* BYTE DATA command */
     56  1.1  jmcneill #define PIIX_SMB_HC_CMD_WDATA	(3 << 2)	/* WORD DATA command */
     57  1.1  jmcneill #define PIIX_SMB_HC_CMD_BLOCK	(5 << 2)	/* BLOCK command */
     58  1.1  jmcneill #define PIIX_SMB_HC_START	(1 << 6)	/* start transaction */
     59  1.1  jmcneill #define PIIX_SMB_HCMD	0x03		/* host command */
     60  1.1  jmcneill #define PIIX_SMB_TXSLVA	0x04		/* transmit slave address */
     61  1.1  jmcneill #define PIIX_SMB_TXSLVA_READ	(1 << 0)	/* read direction */
     62  1.1  jmcneill #define PIIX_SMB_TXSLVA_ADDR(x)	(((x) & 0x7f) << 1) /* 7-bit address */
     63  1.1  jmcneill #define PIIX_SMB_HD0	0x05		/* host data 0 */
     64  1.1  jmcneill #define PIIX_SMB_HD1	0x06		/* host data 1 */
     65  1.1  jmcneill #define PIIX_SMB_HBDB	0x07		/* host block data byte */
     66  1.1  jmcneill #define PIIX_SMB_SC	0x08		/* slave control */
     67  1.1  jmcneill #define PIIX_SMB_SC_ALERTEN	(1 << 3)	/* enable SMBALERT# */
     68  1.1  jmcneill 
     69  1.3  jmcneill /* Power management I/O registers */
     70  1.3  jmcneill #define PIIX_PM_PMTMR	0x08		/* power management timer */
     71  1.3  jmcneill 
     72  1.3  jmcneill /* Misc */
     73  1.3  jmcneill #define PIIX_PM_SIZE	0x38		/* Power management I/O space size */
     74  1.1  jmcneill #define PIIX_SMB_SIZE	0x10		/* SMBus I/O space size */
     75  1.1  jmcneill 
     76  1.1  jmcneill #endif	/* !_DEV_PCI_PIIXREG_H_ */
     77