ppb.c revision 1.39.18.4 1 1.39.18.4 matt /* $NetBSD: ppb.c,v 1.39.18.4 2014/02/15 03:22:27 matt Exp $ */
2 1.1 cgd
3 1.1 cgd /*
4 1.17 cgd * Copyright (c) 1996, 1998 Christopher G. Demetriou. All rights reserved.
5 1.1 cgd *
6 1.1 cgd * Redistribution and use in source and binary forms, with or without
7 1.1 cgd * modification, are permitted provided that the following conditions
8 1.1 cgd * are met:
9 1.1 cgd * 1. Redistributions of source code must retain the above copyright
10 1.1 cgd * notice, this list of conditions and the following disclaimer.
11 1.1 cgd * 2. Redistributions in binary form must reproduce the above copyright
12 1.1 cgd * notice, this list of conditions and the following disclaimer in the
13 1.1 cgd * documentation and/or other materials provided with the distribution.
14 1.1 cgd * 3. All advertising materials mentioning features or use of this software
15 1.1 cgd * must display the following acknowledgement:
16 1.1 cgd * This product includes software developed by Christopher G. Demetriou
17 1.1 cgd * for the NetBSD Project.
18 1.1 cgd * 4. The name of the author may not be used to endorse or promote products
19 1.1 cgd * derived from this software without specific prior written permission
20 1.1 cgd *
21 1.1 cgd * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
22 1.1 cgd * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
23 1.1 cgd * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
24 1.1 cgd * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
25 1.1 cgd * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
26 1.1 cgd * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
27 1.1 cgd * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
28 1.1 cgd * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
29 1.1 cgd * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
30 1.1 cgd * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
31 1.1 cgd */
32 1.20 lukem
33 1.20 lukem #include <sys/cdefs.h>
34 1.39.18.4 matt __KERNEL_RCSID(0, "$NetBSD: ppb.c,v 1.39.18.4 2014/02/15 03:22:27 matt Exp $");
35 1.1 cgd
36 1.1 cgd #include <sys/param.h>
37 1.1 cgd #include <sys/systm.h>
38 1.1 cgd #include <sys/kernel.h>
39 1.1 cgd #include <sys/device.h>
40 1.1 cgd
41 1.1 cgd #include <dev/pci/pcireg.h>
42 1.1 cgd #include <dev/pci/pcivar.h>
43 1.1 cgd #include <dev/pci/ppbreg.h>
44 1.36 jmcneill #include <dev/pci/pcidevs.h>
45 1.1 cgd
46 1.39.18.4 matt #define PCIE_SLCSR_NOTIFY_MASK \
47 1.39.18.4 matt (PCIE_SLCSR_ABE | PCIE_SLCSR_PFE | PCIE_SLCSR_MSE | \
48 1.39.18.4 matt PCIE_SLCSR_PDE | PCIE_SLCSR_CCE | PCIE_SLCSR_HPE)
49 1.39.18.3 matt
50 1.21 thorpej struct ppb_softc {
51 1.39 cegger device_t sc_dev; /* generic device glue */
52 1.21 thorpej pci_chipset_tag_t sc_pc; /* our PCI chipset... */
53 1.21 thorpej pcitag_t sc_tag; /* ...and tag. */
54 1.36 jmcneill
55 1.36 jmcneill pcireg_t sc_pciconfext[48];
56 1.21 thorpej };
57 1.21 thorpej
58 1.37 dyoung static bool ppb_resume(device_t PMF_FN_PROTO);
59 1.37 dyoung static bool ppb_suspend(device_t PMF_FN_PROTO);
60 1.36 jmcneill
61 1.31 thorpej static int
62 1.39 cegger ppbmatch(device_t parent, cfdata_t match, void *aux)
63 1.1 cgd {
64 1.1 cgd struct pci_attach_args *pa = aux;
65 1.1 cgd
66 1.1 cgd /*
67 1.1 cgd * Check the ID register to see that it's a PCI bridge.
68 1.1 cgd * If it is, we assume that we can deal with it; it _should_
69 1.1 cgd * work in a standardized way...
70 1.1 cgd */
71 1.1 cgd if (PCI_CLASS(pa->pa_class) == PCI_CLASS_BRIDGE &&
72 1.1 cgd PCI_SUBCLASS(pa->pa_class) == PCI_SUBCLASS_BRIDGE_PCI)
73 1.39 cegger return 1;
74 1.1 cgd
75 1.39.18.1 matt #ifdef _MIPS_PADDR_T_64BIT
76 1.39.18.1 matt /* The LDT HB acts just like a PPB. */
77 1.39.18.1 matt if (PCI_VENDOR(pa->pa_id) == PCI_VENDOR_SIBYTE &&
78 1.39.18.1 matt PCI_PRODUCT(pa->pa_id) == PCI_PRODUCT_SIBYTE_BCM1250_LDTHB)
79 1.39.18.1 matt return 1;
80 1.39.18.1 matt #endif
81 1.39.18.1 matt
82 1.39 cegger return 0;
83 1.1 cgd }
84 1.1 cgd
85 1.31 thorpej static void
86 1.39.18.2 matt ppb_fix_pcie(device_t self)
87 1.35 joerg {
88 1.36 jmcneill struct ppb_softc *sc = device_private(self);
89 1.35 joerg pcireg_t reg;
90 1.35 joerg int off;
91 1.35 joerg
92 1.36 jmcneill if (!pci_get_capability(sc->sc_pc, sc->sc_tag, PCI_CAP_PCIEXPRESS,
93 1.35 joerg &off, ®))
94 1.35 joerg return; /* Not a PCIe device */
95 1.35 joerg
96 1.39.18.3 matt aprint_normal_dev(self, "PCI Express ");
97 1.39.18.4 matt switch (reg & PCIE_XCAP_VER_MASK) {
98 1.39.18.4 matt case PCIE_XCAP_VER_1_0:
99 1.39.18.3 matt aprint_normal("1.0");
100 1.39.18.3 matt break;
101 1.39.18.4 matt case PCIE_XCAP_VER_2_0:
102 1.39.18.3 matt aprint_normal("2.0");
103 1.39.18.3 matt break;
104 1.39.18.3 matt default:
105 1.39.18.3 matt aprint_normal_dev(self,
106 1.39.18.3 matt "version unsupported (0x%" PRIxMAX ")\n",
107 1.39.18.4 matt __SHIFTOUT(reg, PCIE_XCAP_VER_MASK));
108 1.35 joerg return;
109 1.35 joerg }
110 1.39.18.3 matt aprint_normal(" <");
111 1.39.18.4 matt switch (reg & PCIE_XCAP_TYPE_MASK) {
112 1.39.18.4 matt case PCIE_XCAP_TYPE_PCIE_DEV:
113 1.39.18.3 matt aprint_normal("PCI-E Endpoint device");
114 1.39.18.3 matt break;
115 1.39.18.4 matt case PCIE_XCAP_TYPE_PCI_DEV:
116 1.39.18.3 matt aprint_normal("Legacy PCI-E Endpoint device");
117 1.39.18.3 matt break;
118 1.39.18.4 matt case PCIE_XCAP_TYPE_ROOT:
119 1.39.18.3 matt aprint_normal("Root Port of PCI-E Root Complex");
120 1.39.18.3 matt break;
121 1.39.18.4 matt case PCIE_XCAP_TYPE_UP:
122 1.39.18.3 matt aprint_normal("Upstream Port of PCI-E Switch");
123 1.39.18.3 matt break;
124 1.39.18.4 matt case PCIE_XCAP_TYPE_DOWN:
125 1.39.18.3 matt aprint_normal("Downstream Port of PCI-E Switch");
126 1.39.18.3 matt break;
127 1.39.18.4 matt case PCIE_XCAP_TYPE_PCIE2PCI:
128 1.39.18.3 matt aprint_normal("PCI-E to PCI/PCI-X Bridge");
129 1.39.18.3 matt break;
130 1.39.18.4 matt case PCIE_XCAP_TYPE_PCI2PCIE:
131 1.39.18.3 matt aprint_normal("PCI/PCI-X to PCI-E Bridge");
132 1.39.18.3 matt break;
133 1.39.18.3 matt default:
134 1.39.18.3 matt aprint_normal("Device/Port Type 0x%" PRIxMAX,
135 1.39.18.4 matt __SHIFTOUT(reg, PCIE_XCAP_TYPE_MASK));
136 1.39.18.3 matt break;
137 1.39.18.3 matt }
138 1.39.18.3 matt
139 1.39.18.4 matt switch (reg & PCIE_XCAP_TYPE_MASK) {
140 1.39.18.4 matt case PCIE_XCAP_TYPE_ROOT:
141 1.39.18.4 matt case PCIE_XCAP_TYPE_DOWN:
142 1.39.18.4 matt case PCIE_XCAP_TYPE_PCI2PCIE:
143 1.39.18.3 matt reg = pci_conf_read(sc->sc_pc, sc->sc_tag, off + 0x0c);
144 1.39.18.3 matt u_int mlw = (reg >> 4) & 0x1f;
145 1.39.18.3 matt u_int mls = (reg >> 0) & 0x0f;
146 1.39.18.3 matt aprint_normal("> x%d @ %d.%dGb/s\n",
147 1.39.18.3 matt mlw, (mls * 25) / 10, (mls * 25) % 10);
148 1.39.18.3 matt
149 1.39.18.3 matt reg = pci_conf_read(sc->sc_pc, sc->sc_tag, off + 0x10);
150 1.39.18.3 matt if (reg & __BIT(29)) { /* DLLA */
151 1.39.18.3 matt u_int lw = (reg >> 20) & 0x1f;
152 1.39.18.3 matt u_int ls = (reg >> 16) & 0x0f;
153 1.39.18.3 matt if (lw != mlw || ls != mls) {
154 1.39.18.3 matt aprint_normal_dev(self,
155 1.39.18.3 matt "link is x%d @ %d.%dGb/s\n",
156 1.39.18.3 matt lw, (ls * 25) / 10, (ls * 25) % 10);
157 1.39.18.3 matt }
158 1.39.18.3 matt }
159 1.39.18.3 matt break;
160 1.39.18.3 matt default:
161 1.39.18.3 matt aprint_normal(">\n");
162 1.39.18.3 matt break;
163 1.39.18.3 matt }
164 1.39.18.3 matt
165 1.39.18.4 matt reg = pci_conf_read(sc->sc_pc, sc->sc_tag, off + PCIE_SLCSR);
166 1.39.18.4 matt if (reg & PCIE_SLCSR_NOTIFY_MASK) {
167 1.39.18.3 matt aprint_debug_dev(self, "disabling notification events\n");
168 1.39.18.4 matt reg &= ~PCIE_SLCSR_NOTIFY_MASK;
169 1.39.18.3 matt pci_conf_write(sc->sc_pc, sc->sc_tag,
170 1.39.18.4 matt off + PCIE_SLCSR, reg);
171 1.35 joerg }
172 1.35 joerg }
173 1.35 joerg
174 1.35 joerg static void
175 1.37 dyoung ppbattach(device_t parent, device_t self, void *aux)
176 1.1 cgd {
177 1.37 dyoung struct ppb_softc *sc = device_private(self);
178 1.1 cgd struct pci_attach_args *pa = aux;
179 1.7 cgd pci_chipset_tag_t pc = pa->pa_pc;
180 1.1 cgd struct pcibus_attach_args pba;
181 1.7 cgd pcireg_t busdata;
182 1.1 cgd char devinfo[256];
183 1.1 cgd
184 1.28 itojun pci_devinfo(pa->pa_id, pa->pa_class, 0, devinfo, sizeof(devinfo));
185 1.27 briggs aprint_normal(": %s (rev. 0x%02x)\n", devinfo,
186 1.27 briggs PCI_REVISION(pa->pa_class));
187 1.27 briggs aprint_naive("\n");
188 1.1 cgd
189 1.21 thorpej sc->sc_pc = pc;
190 1.21 thorpej sc->sc_tag = pa->pa_tag;
191 1.39 cegger sc->sc_dev = self;
192 1.21 thorpej
193 1.7 cgd busdata = pci_conf_read(pc, pa->pa_tag, PPB_REG_BUSINFO);
194 1.1 cgd
195 1.39.18.3 matt ppb_fix_pcie(self);
196 1.39.18.3 matt
197 1.7 cgd if (PPB_BUSINFO_SECONDARY(busdata) == 0) {
198 1.37 dyoung aprint_normal_dev(self, "not configured by system firmware\n");
199 1.1 cgd return;
200 1.1 cgd }
201 1.1 cgd
202 1.1 cgd #if 0
203 1.1 cgd /*
204 1.1 cgd * XXX can't do this, because we're not given our bus number
205 1.7 cgd * (we shouldn't need it), and because we've no way to
206 1.7 cgd * decompose our tag.
207 1.1 cgd */
208 1.1 cgd /* sanity check. */
209 1.7 cgd if (pa->pa_bus != PPB_BUSINFO_PRIMARY(busdata))
210 1.1 cgd panic("ppbattach: bus in tag (%d) != bus in reg (%d)",
211 1.7 cgd pa->pa_bus, PPB_BUSINFO_PRIMARY(busdata));
212 1.1 cgd #endif
213 1.1 cgd
214 1.36 jmcneill if (!pmf_device_register(self, ppb_suspend, ppb_resume))
215 1.36 jmcneill aprint_error_dev(self, "couldn't establish power handler\n");
216 1.36 jmcneill
217 1.1 cgd /*
218 1.1 cgd * Attach the PCI bus than hangs off of it.
219 1.19 thorpej *
220 1.19 thorpej * XXX Don't pass-through Memory Read Multiple. Should we?
221 1.19 thorpej * XXX Consult the spec...
222 1.1 cgd */
223 1.12 thorpej pba.pba_iot = pa->pa_iot;
224 1.12 thorpej pba.pba_memt = pa->pa_memt;
225 1.15 mycroft pba.pba_dmat = pa->pa_dmat;
226 1.26 fvdl pba.pba_dmat64 = pa->pa_dmat64;
227 1.7 cgd pba.pba_pc = pc;
228 1.19 thorpej pba.pba_flags = pa->pa_flags & ~PCI_FLAGS_MRM_OKAY;
229 1.7 cgd pba.pba_bus = PPB_BUSINFO_SECONDARY(busdata);
230 1.21 thorpej pba.pba_bridgetag = &sc->sc_tag;
231 1.7 cgd pba.pba_intrswiz = pa->pa_intrswiz;
232 1.7 cgd pba.pba_intrtag = pa->pa_intrtag;
233 1.1 cgd
234 1.29 drochner config_found_ia(self, "pcibus", &pba, pcibusprint);
235 1.1 cgd }
236 1.31 thorpej
237 1.37 dyoung static int
238 1.37 dyoung ppbdetach(device_t self, int flags)
239 1.37 dyoung {
240 1.37 dyoung int rc;
241 1.37 dyoung
242 1.37 dyoung if ((rc = config_detach_children(self, flags)) != 0)
243 1.37 dyoung return rc;
244 1.37 dyoung pmf_device_deregister(self);
245 1.37 dyoung return 0;
246 1.37 dyoung }
247 1.37 dyoung
248 1.36 jmcneill static bool
249 1.37 dyoung ppb_resume(device_t dv PMF_FN_ARGS)
250 1.36 jmcneill {
251 1.36 jmcneill struct ppb_softc *sc = device_private(dv);
252 1.36 jmcneill int off;
253 1.36 jmcneill pcireg_t val;
254 1.36 jmcneill
255 1.36 jmcneill for (off = 0x40; off <= 0xff; off += 4) {
256 1.36 jmcneill val = pci_conf_read(sc->sc_pc, sc->sc_tag, off);
257 1.36 jmcneill if (val != sc->sc_pciconfext[(off - 0x40) / 4])
258 1.36 jmcneill pci_conf_write(sc->sc_pc, sc->sc_tag, off,
259 1.36 jmcneill sc->sc_pciconfext[(off - 0x40)/4]);
260 1.36 jmcneill }
261 1.36 jmcneill
262 1.39.18.2 matt ppb_fix_pcie(dv);
263 1.36 jmcneill
264 1.36 jmcneill return true;
265 1.36 jmcneill }
266 1.36 jmcneill
267 1.36 jmcneill static bool
268 1.37 dyoung ppb_suspend(device_t dv PMF_FN_ARGS)
269 1.36 jmcneill {
270 1.36 jmcneill struct ppb_softc *sc = device_private(dv);
271 1.36 jmcneill int off;
272 1.36 jmcneill
273 1.36 jmcneill for (off = 0x40; off <= 0xff; off += 4)
274 1.36 jmcneill sc->sc_pciconfext[(off - 0x40) / 4] =
275 1.36 jmcneill pci_conf_read(sc->sc_pc, sc->sc_tag, off);
276 1.36 jmcneill
277 1.36 jmcneill return true;
278 1.36 jmcneill }
279 1.36 jmcneill
280 1.37 dyoung static void
281 1.37 dyoung ppbchilddet(device_t self, device_t child)
282 1.37 dyoung {
283 1.37 dyoung /* we keep no references to child devices, so do nothing */
284 1.37 dyoung }
285 1.37 dyoung
286 1.39 cegger CFATTACH_DECL2_NEW(ppb, sizeof(struct ppb_softc),
287 1.37 dyoung ppbmatch, ppbattach, ppbdetach, NULL, NULL, ppbchilddet);
288