Home | History | Annotate | Line # | Download | only in pci
ppb.c revision 1.45
      1  1.45    cegger /*	$NetBSD: ppb.c,v 1.45 2011/01/10 14:19:36 cegger Exp $	*/
      2   1.1       cgd 
      3   1.1       cgd /*
      4  1.17       cgd  * Copyright (c) 1996, 1998 Christopher G. Demetriou.  All rights reserved.
      5   1.1       cgd  *
      6   1.1       cgd  * Redistribution and use in source and binary forms, with or without
      7   1.1       cgd  * modification, are permitted provided that the following conditions
      8   1.1       cgd  * are met:
      9   1.1       cgd  * 1. Redistributions of source code must retain the above copyright
     10   1.1       cgd  *    notice, this list of conditions and the following disclaimer.
     11   1.1       cgd  * 2. Redistributions in binary form must reproduce the above copyright
     12   1.1       cgd  *    notice, this list of conditions and the following disclaimer in the
     13   1.1       cgd  *    documentation and/or other materials provided with the distribution.
     14   1.1       cgd  * 3. All advertising materials mentioning features or use of this software
     15   1.1       cgd  *    must display the following acknowledgement:
     16   1.1       cgd  *      This product includes software developed by Christopher G. Demetriou
     17   1.1       cgd  *	for the NetBSD Project.
     18   1.1       cgd  * 4. The name of the author may not be used to endorse or promote products
     19   1.1       cgd  *    derived from this software without specific prior written permission
     20   1.1       cgd  *
     21   1.1       cgd  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     22   1.1       cgd  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     23   1.1       cgd  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     24   1.1       cgd  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     25   1.1       cgd  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
     26   1.1       cgd  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
     27   1.1       cgd  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
     28   1.1       cgd  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
     29   1.1       cgd  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
     30   1.1       cgd  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
     31   1.1       cgd  */
     32  1.20     lukem 
     33  1.20     lukem #include <sys/cdefs.h>
     34  1.45    cegger __KERNEL_RCSID(0, "$NetBSD: ppb.c,v 1.45 2011/01/10 14:19:36 cegger Exp $");
     35   1.1       cgd 
     36   1.1       cgd #include <sys/param.h>
     37   1.1       cgd #include <sys/systm.h>
     38   1.1       cgd #include <sys/kernel.h>
     39   1.1       cgd #include <sys/device.h>
     40   1.1       cgd 
     41   1.1       cgd #include <dev/pci/pcireg.h>
     42   1.1       cgd #include <dev/pci/pcivar.h>
     43   1.1       cgd #include <dev/pci/ppbreg.h>
     44  1.36  jmcneill #include <dev/pci/pcidevs.h>
     45   1.1       cgd 
     46  1.44  jmcneill #define	PCI_PCIE_SLCSR_NOTIFY_MASK					\
     47  1.44  jmcneill 	(PCI_PCIE_SLCSR_ABE | PCI_PCIE_SLCSR_PFE | PCI_PCIE_SLCSR_MSE |	\
     48  1.44  jmcneill 	 PCI_PCIE_SLCSR_PDE | PCI_PCIE_SLCSR_CCE | PCI_PCIE_SLCSR_HPE)
     49  1.44  jmcneill 
     50  1.21   thorpej struct ppb_softc {
     51  1.39    cegger 	device_t sc_dev;		/* generic device glue */
     52  1.21   thorpej 	pci_chipset_tag_t sc_pc;	/* our PCI chipset... */
     53  1.21   thorpej 	pcitag_t sc_tag;		/* ...and tag. */
     54  1.36  jmcneill 
     55  1.36  jmcneill 	pcireg_t sc_pciconfext[48];
     56  1.21   thorpej };
     57  1.21   thorpej 
     58  1.42    dyoung static bool		ppb_resume(device_t, const pmf_qual_t *);
     59  1.42    dyoung static bool		ppb_suspend(device_t, const pmf_qual_t *);
     60  1.36  jmcneill 
     61  1.31   thorpej static int
     62  1.39    cegger ppbmatch(device_t parent, cfdata_t match, void *aux)
     63   1.1       cgd {
     64   1.1       cgd 	struct pci_attach_args *pa = aux;
     65   1.1       cgd 
     66   1.1       cgd 	/*
     67   1.1       cgd 	 * Check the ID register to see that it's a PCI bridge.
     68   1.1       cgd 	 * If it is, we assume that we can deal with it; it _should_
     69   1.1       cgd 	 * work in a standardized way...
     70   1.1       cgd 	 */
     71   1.1       cgd 	if (PCI_CLASS(pa->pa_class) == PCI_CLASS_BRIDGE &&
     72   1.1       cgd 	    PCI_SUBCLASS(pa->pa_class) == PCI_SUBCLASS_BRIDGE_PCI)
     73  1.39    cegger 		return 1;
     74   1.1       cgd 
     75  1.43      matt #ifdef __powerpc__
     76  1.43      matt 	if (PCI_CLASS(pa->pa_class) == PCI_CLASS_PROCESSOR &&
     77  1.43      matt 	    PCI_SUBCLASS(pa->pa_class) == PCI_SUBCLASS_PROCESSOR_POWERPC) {
     78  1.43      matt 		pcireg_t bhlc = pci_conf_read(pa->pa_pc, pa->pa_tag,
     79  1.43      matt 		    PCI_BHLC_REG);
     80  1.43      matt 		if (PCI_VENDOR(pa->pa_id) == PCI_VENDOR_FREESCALE
     81  1.43      matt 		    && PCI_HDRTYPE(bhlc) == PCI_HDRTYPE_RC)
     82  1.43      matt 		return 1;
     83  1.43      matt 	}
     84  1.43      matt #endif
     85  1.43      matt 
     86  1.39    cegger 	return 0;
     87   1.1       cgd }
     88   1.1       cgd 
     89  1.31   thorpej static void
     90  1.44  jmcneill ppb_fix_pcie(device_t self)
     91  1.35     joerg {
     92  1.36  jmcneill 	struct ppb_softc *sc = device_private(self);
     93  1.35     joerg 	pcireg_t reg;
     94  1.35     joerg 	int off;
     95  1.35     joerg 
     96  1.36  jmcneill 	if (!pci_get_capability(sc->sc_pc, sc->sc_tag, PCI_CAP_PCIEXPRESS,
     97  1.35     joerg 				&off, &reg))
     98  1.35     joerg 		return; /* Not a PCIe device */
     99  1.35     joerg 
    100  1.44  jmcneill 	aprint_normal_dev(self, "PCI Express ");
    101  1.44  jmcneill 	switch (reg & PCI_PCIE_XCAP_VER_MASK) {
    102  1.44  jmcneill 	case PCI_PCIE_XCAP_VER_1_0:
    103  1.44  jmcneill 		aprint_normal("1.0");
    104  1.45    cegger 		break;
    105  1.44  jmcneill 	case PCI_PCIE_XCAP_VER_2_0:
    106  1.44  jmcneill 		aprint_normal("2.0");
    107  1.44  jmcneill 		break;
    108  1.44  jmcneill 	default:
    109  1.44  jmcneill 		aprint_normal_dev(self, "version unsupported (0x%x)\n",
    110  1.44  jmcneill 		    (reg & PCI_PCIE_XCAP_VER_MASK) >> 16);
    111  1.35     joerg 		return;
    112  1.35     joerg 	}
    113  1.44  jmcneill 	aprint_normal(" <");
    114  1.44  jmcneill 	switch (reg & PCI_PCIE_XCAP_TYPE_MASK) {
    115  1.44  jmcneill 	case PCI_PCIE_XCAP_TYPE_PCIE_DEV:
    116  1.44  jmcneill 		aprint_normal("PCI-E Endpoint device");
    117  1.44  jmcneill 		break;
    118  1.44  jmcneill 	case PCI_PCIE_XCAP_TYPE_PCI_DEV:
    119  1.44  jmcneill 		aprint_normal("Legacy PCI-E Endpoint device");
    120  1.44  jmcneill 		break;
    121  1.44  jmcneill 	case PCI_PCIE_XCAP_TYPE_ROOT:
    122  1.44  jmcneill 		aprint_normal("Root Port of PCI-E Root Complex");
    123  1.44  jmcneill 		break;
    124  1.44  jmcneill 	case PCI_PCIE_XCAP_TYPE_UP:
    125  1.44  jmcneill 		aprint_normal("Upstream Port of PCI-E Switch");
    126  1.44  jmcneill 		break;
    127  1.44  jmcneill 	case PCI_PCIE_XCAP_TYPE_DOWN:
    128  1.44  jmcneill 		aprint_normal("Downstream Port of PCI-E Switch");
    129  1.44  jmcneill 		break;
    130  1.44  jmcneill 	case PCI_PCIE_XCAP_TYPE_PCIE2PCI:
    131  1.44  jmcneill 		aprint_normal("PCI-E to PCI/PCI-X Bridge");
    132  1.44  jmcneill 		break;
    133  1.44  jmcneill 	case PCI_PCIE_XCAP_TYPE_PCI2PCIE:
    134  1.44  jmcneill 		aprint_normal("PCI/PCI-X to PCI-E Bridge");
    135  1.44  jmcneill 		break;
    136  1.44  jmcneill 	default:
    137  1.44  jmcneill 		aprint_normal("Device/Port Type 0x%x",
    138  1.44  jmcneill 		    (reg & PCI_PCIE_XCAP_TYPE_MASK) >> 20);
    139  1.44  jmcneill 		break;
    140  1.44  jmcneill 	}
    141  1.44  jmcneill 	aprint_normal(">\n");
    142  1.44  jmcneill 
    143  1.44  jmcneill 	reg = pci_conf_read(sc->sc_pc, sc->sc_tag, off + PCI_PCIE_SLCSR);
    144  1.44  jmcneill 	if (reg & PCI_PCIE_SLCSR_NOTIFY_MASK) {
    145  1.44  jmcneill 		aprint_debug_dev(self, "disabling notification events\n");
    146  1.44  jmcneill 		reg &= ~PCI_PCIE_SLCSR_NOTIFY_MASK;
    147  1.44  jmcneill 		pci_conf_write(sc->sc_pc, sc->sc_tag,
    148  1.44  jmcneill 		    off + PCI_PCIE_SLCSR, reg);
    149  1.35     joerg 	}
    150  1.35     joerg }
    151  1.35     joerg 
    152  1.35     joerg static void
    153  1.37    dyoung ppbattach(device_t parent, device_t self, void *aux)
    154   1.1       cgd {
    155  1.37    dyoung 	struct ppb_softc *sc = device_private(self);
    156   1.1       cgd 	struct pci_attach_args *pa = aux;
    157   1.7       cgd 	pci_chipset_tag_t pc = pa->pa_pc;
    158   1.1       cgd 	struct pcibus_attach_args pba;
    159   1.7       cgd 	pcireg_t busdata;
    160   1.1       cgd 	char devinfo[256];
    161   1.1       cgd 
    162  1.28    itojun 	pci_devinfo(pa->pa_id, pa->pa_class, 0, devinfo, sizeof(devinfo));
    163  1.27    briggs 	aprint_normal(": %s (rev. 0x%02x)\n", devinfo,
    164  1.27    briggs 	    PCI_REVISION(pa->pa_class));
    165  1.27    briggs 	aprint_naive("\n");
    166   1.1       cgd 
    167  1.21   thorpej 	sc->sc_pc = pc;
    168  1.21   thorpej 	sc->sc_tag = pa->pa_tag;
    169  1.39    cegger 	sc->sc_dev = self;
    170  1.21   thorpej 
    171   1.7       cgd 	busdata = pci_conf_read(pc, pa->pa_tag, PPB_REG_BUSINFO);
    172   1.1       cgd 
    173   1.7       cgd 	if (PPB_BUSINFO_SECONDARY(busdata) == 0) {
    174  1.37    dyoung 		aprint_normal_dev(self, "not configured by system firmware\n");
    175   1.1       cgd 		return;
    176   1.1       cgd 	}
    177   1.1       cgd 
    178  1.44  jmcneill 	ppb_fix_pcie(self);
    179  1.35     joerg 
    180   1.1       cgd #if 0
    181   1.1       cgd 	/*
    182   1.1       cgd 	 * XXX can't do this, because we're not given our bus number
    183   1.7       cgd 	 * (we shouldn't need it), and because we've no way to
    184   1.7       cgd 	 * decompose our tag.
    185   1.1       cgd 	 */
    186   1.1       cgd 	/* sanity check. */
    187   1.7       cgd 	if (pa->pa_bus != PPB_BUSINFO_PRIMARY(busdata))
    188   1.1       cgd 		panic("ppbattach: bus in tag (%d) != bus in reg (%d)",
    189   1.7       cgd 		    pa->pa_bus, PPB_BUSINFO_PRIMARY(busdata));
    190   1.1       cgd #endif
    191   1.1       cgd 
    192  1.36  jmcneill 	if (!pmf_device_register(self, ppb_suspend, ppb_resume))
    193  1.36  jmcneill 		aprint_error_dev(self, "couldn't establish power handler\n");
    194  1.36  jmcneill 
    195   1.1       cgd 	/*
    196   1.1       cgd 	 * Attach the PCI bus than hangs off of it.
    197  1.19   thorpej 	 *
    198  1.19   thorpej 	 * XXX Don't pass-through Memory Read Multiple.  Should we?
    199  1.19   thorpej 	 * XXX Consult the spec...
    200   1.1       cgd 	 */
    201  1.12   thorpej 	pba.pba_iot = pa->pa_iot;
    202  1.12   thorpej 	pba.pba_memt = pa->pa_memt;
    203  1.15   mycroft 	pba.pba_dmat = pa->pa_dmat;
    204  1.26      fvdl 	pba.pba_dmat64 = pa->pa_dmat64;
    205   1.7       cgd 	pba.pba_pc = pc;
    206  1.19   thorpej 	pba.pba_flags = pa->pa_flags & ~PCI_FLAGS_MRM_OKAY;
    207   1.7       cgd 	pba.pba_bus = PPB_BUSINFO_SECONDARY(busdata);
    208  1.21   thorpej 	pba.pba_bridgetag = &sc->sc_tag;
    209   1.7       cgd 	pba.pba_intrswiz = pa->pa_intrswiz;
    210   1.7       cgd 	pba.pba_intrtag = pa->pa_intrtag;
    211   1.1       cgd 
    212  1.29  drochner 	config_found_ia(self, "pcibus", &pba, pcibusprint);
    213   1.1       cgd }
    214  1.31   thorpej 
    215  1.37    dyoung static int
    216  1.37    dyoung ppbdetach(device_t self, int flags)
    217  1.37    dyoung {
    218  1.37    dyoung 	int rc;
    219  1.37    dyoung 
    220  1.37    dyoung 	if ((rc = config_detach_children(self, flags)) != 0)
    221  1.37    dyoung 		return rc;
    222  1.37    dyoung 	pmf_device_deregister(self);
    223  1.37    dyoung 	return 0;
    224  1.37    dyoung }
    225  1.37    dyoung 
    226  1.36  jmcneill static bool
    227  1.42    dyoung ppb_resume(device_t dv, const pmf_qual_t *qual)
    228  1.36  jmcneill {
    229  1.36  jmcneill 	struct ppb_softc *sc = device_private(dv);
    230  1.36  jmcneill 	int off;
    231  1.36  jmcneill 	pcireg_t val;
    232  1.36  jmcneill 
    233  1.36  jmcneill         for (off = 0x40; off <= 0xff; off += 4) {
    234  1.36  jmcneill 		val = pci_conf_read(sc->sc_pc, sc->sc_tag, off);
    235  1.36  jmcneill 		if (val != sc->sc_pciconfext[(off - 0x40) / 4])
    236  1.36  jmcneill 			pci_conf_write(sc->sc_pc, sc->sc_tag, off,
    237  1.36  jmcneill 			    sc->sc_pciconfext[(off - 0x40)/4]);
    238  1.36  jmcneill 	}
    239  1.36  jmcneill 
    240  1.44  jmcneill 	ppb_fix_pcie(dv);
    241  1.36  jmcneill 
    242  1.36  jmcneill 	return true;
    243  1.36  jmcneill }
    244  1.36  jmcneill 
    245  1.36  jmcneill static bool
    246  1.42    dyoung ppb_suspend(device_t dv, const pmf_qual_t *qual)
    247  1.36  jmcneill {
    248  1.36  jmcneill 	struct ppb_softc *sc = device_private(dv);
    249  1.36  jmcneill 	int off;
    250  1.36  jmcneill 
    251  1.36  jmcneill 	for (off = 0x40; off <= 0xff; off += 4)
    252  1.36  jmcneill 		sc->sc_pciconfext[(off - 0x40) / 4] =
    253  1.36  jmcneill 		    pci_conf_read(sc->sc_pc, sc->sc_tag, off);
    254  1.36  jmcneill 
    255  1.36  jmcneill 	return true;
    256  1.36  jmcneill }
    257  1.36  jmcneill 
    258  1.37    dyoung static void
    259  1.37    dyoung ppbchilddet(device_t self, device_t child)
    260  1.37    dyoung {
    261  1.37    dyoung 	/* we keep no references to child devices, so do nothing */
    262  1.37    dyoung }
    263  1.37    dyoung 
    264  1.40    dyoung CFATTACH_DECL3_NEW(ppb, sizeof(struct ppb_softc),
    265  1.40    dyoung     ppbmatch, ppbattach, ppbdetach, NULL, NULL, ppbchilddet,
    266  1.40    dyoung     DVF_DETACH_SHUTDOWN);
    267