ppb.c revision 1.56 1 1.56 msaitoh /* $NetBSD: ppb.c,v 1.56 2017/04/05 03:51:36 msaitoh Exp $ */
2 1.1 cgd
3 1.1 cgd /*
4 1.17 cgd * Copyright (c) 1996, 1998 Christopher G. Demetriou. All rights reserved.
5 1.1 cgd *
6 1.1 cgd * Redistribution and use in source and binary forms, with or without
7 1.1 cgd * modification, are permitted provided that the following conditions
8 1.1 cgd * are met:
9 1.1 cgd * 1. Redistributions of source code must retain the above copyright
10 1.1 cgd * notice, this list of conditions and the following disclaimer.
11 1.1 cgd * 2. Redistributions in binary form must reproduce the above copyright
12 1.1 cgd * notice, this list of conditions and the following disclaimer in the
13 1.1 cgd * documentation and/or other materials provided with the distribution.
14 1.1 cgd * 3. All advertising materials mentioning features or use of this software
15 1.1 cgd * must display the following acknowledgement:
16 1.1 cgd * This product includes software developed by Christopher G. Demetriou
17 1.1 cgd * for the NetBSD Project.
18 1.1 cgd * 4. The name of the author may not be used to endorse or promote products
19 1.1 cgd * derived from this software without specific prior written permission
20 1.1 cgd *
21 1.1 cgd * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
22 1.1 cgd * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
23 1.1 cgd * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
24 1.1 cgd * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
25 1.1 cgd * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
26 1.1 cgd * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
27 1.1 cgd * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
28 1.1 cgd * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
29 1.1 cgd * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
30 1.1 cgd * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
31 1.1 cgd */
32 1.20 lukem
33 1.20 lukem #include <sys/cdefs.h>
34 1.56 msaitoh __KERNEL_RCSID(0, "$NetBSD: ppb.c,v 1.56 2017/04/05 03:51:36 msaitoh Exp $");
35 1.1 cgd
36 1.1 cgd #include <sys/param.h>
37 1.1 cgd #include <sys/systm.h>
38 1.1 cgd #include <sys/kernel.h>
39 1.1 cgd #include <sys/device.h>
40 1.1 cgd
41 1.1 cgd #include <dev/pci/pcireg.h>
42 1.1 cgd #include <dev/pci/pcivar.h>
43 1.1 cgd #include <dev/pci/ppbreg.h>
44 1.56 msaitoh #include <dev/pci/ppbvar.h>
45 1.36 jmcneill #include <dev/pci/pcidevs.h>
46 1.1 cgd
47 1.52 msaitoh #define PCIE_SLCSR_NOTIFY_MASK \
48 1.52 msaitoh (PCIE_SLCSR_ABE | PCIE_SLCSR_PFE | PCIE_SLCSR_MSE | \
49 1.52 msaitoh PCIE_SLCSR_PDE | PCIE_SLCSR_CCE | PCIE_SLCSR_HPE)
50 1.44 jmcneill
51 1.50 matt static const char pcie_linkspeed_strings[4][5] = {
52 1.50 matt "1.25", "2.5", "5.0", "8.0",
53 1.50 matt };
54 1.50 matt
55 1.42 dyoung static bool ppb_resume(device_t, const pmf_qual_t *);
56 1.42 dyoung static bool ppb_suspend(device_t, const pmf_qual_t *);
57 1.36 jmcneill
58 1.31 thorpej static int
59 1.39 cegger ppbmatch(device_t parent, cfdata_t match, void *aux)
60 1.1 cgd {
61 1.1 cgd struct pci_attach_args *pa = aux;
62 1.1 cgd
63 1.1 cgd /*
64 1.1 cgd * Check the ID register to see that it's a PCI bridge.
65 1.1 cgd * If it is, we assume that we can deal with it; it _should_
66 1.1 cgd * work in a standardized way...
67 1.1 cgd */
68 1.1 cgd if (PCI_CLASS(pa->pa_class) == PCI_CLASS_BRIDGE &&
69 1.1 cgd PCI_SUBCLASS(pa->pa_class) == PCI_SUBCLASS_BRIDGE_PCI)
70 1.39 cegger return 1;
71 1.1 cgd
72 1.43 matt #ifdef __powerpc__
73 1.43 matt if (PCI_CLASS(pa->pa_class) == PCI_CLASS_PROCESSOR &&
74 1.43 matt PCI_SUBCLASS(pa->pa_class) == PCI_SUBCLASS_PROCESSOR_POWERPC) {
75 1.43 matt pcireg_t bhlc = pci_conf_read(pa->pa_pc, pa->pa_tag,
76 1.43 matt PCI_BHLC_REG);
77 1.43 matt if (PCI_VENDOR(pa->pa_id) == PCI_VENDOR_FREESCALE
78 1.43 matt && PCI_HDRTYPE(bhlc) == PCI_HDRTYPE_RC)
79 1.43 matt return 1;
80 1.43 matt }
81 1.43 matt #endif
82 1.43 matt
83 1.50 matt #ifdef _MIPS_PADDR_T_64BIT
84 1.50 matt /* The LDT HB acts just like a PPB. */
85 1.50 matt if (PCI_VENDOR(pa->pa_id) == PCI_VENDOR_SIBYTE
86 1.50 matt && PCI_PRODUCT(pa->pa_id) == PCI_PRODUCT_SIBYTE_BCM1250_LDTHB)
87 1.50 matt return 1;
88 1.50 matt #endif
89 1.50 matt
90 1.39 cegger return 0;
91 1.1 cgd }
92 1.1 cgd
93 1.31 thorpej static void
94 1.44 jmcneill ppb_fix_pcie(device_t self)
95 1.35 joerg {
96 1.36 jmcneill struct ppb_softc *sc = device_private(self);
97 1.35 joerg pcireg_t reg;
98 1.55 msaitoh int off, capversion, devtype;
99 1.35 joerg
100 1.36 jmcneill if (!pci_get_capability(sc->sc_pc, sc->sc_tag, PCI_CAP_PCIEXPRESS,
101 1.35 joerg &off, ®))
102 1.35 joerg return; /* Not a PCIe device */
103 1.35 joerg
104 1.55 msaitoh capversion = PCIE_XCAP_VER(reg);
105 1.55 msaitoh devtype = PCIE_XCAP_TYPE(reg);
106 1.53 msaitoh aprint_normal_dev(self, "PCI Express capability version ");
107 1.55 msaitoh switch (capversion) {
108 1.54 msaitoh case PCIE_XCAP_VER_1:
109 1.53 msaitoh aprint_normal("1");
110 1.45 cegger break;
111 1.54 msaitoh case PCIE_XCAP_VER_2:
112 1.53 msaitoh aprint_normal("2");
113 1.44 jmcneill break;
114 1.44 jmcneill default:
115 1.55 msaitoh aprint_normal_dev(self, "unsupported (%d)\n", capversion);
116 1.35 joerg return;
117 1.35 joerg }
118 1.44 jmcneill aprint_normal(" <");
119 1.55 msaitoh switch (devtype) {
120 1.52 msaitoh case PCIE_XCAP_TYPE_PCIE_DEV:
121 1.44 jmcneill aprint_normal("PCI-E Endpoint device");
122 1.44 jmcneill break;
123 1.52 msaitoh case PCIE_XCAP_TYPE_PCI_DEV:
124 1.44 jmcneill aprint_normal("Legacy PCI-E Endpoint device");
125 1.44 jmcneill break;
126 1.52 msaitoh case PCIE_XCAP_TYPE_ROOT:
127 1.44 jmcneill aprint_normal("Root Port of PCI-E Root Complex");
128 1.44 jmcneill break;
129 1.52 msaitoh case PCIE_XCAP_TYPE_UP:
130 1.44 jmcneill aprint_normal("Upstream Port of PCI-E Switch");
131 1.44 jmcneill break;
132 1.52 msaitoh case PCIE_XCAP_TYPE_DOWN:
133 1.44 jmcneill aprint_normal("Downstream Port of PCI-E Switch");
134 1.44 jmcneill break;
135 1.52 msaitoh case PCIE_XCAP_TYPE_PCIE2PCI:
136 1.44 jmcneill aprint_normal("PCI-E to PCI/PCI-X Bridge");
137 1.44 jmcneill break;
138 1.52 msaitoh case PCIE_XCAP_TYPE_PCI2PCIE:
139 1.44 jmcneill aprint_normal("PCI/PCI-X to PCI-E Bridge");
140 1.44 jmcneill break;
141 1.44 jmcneill default:
142 1.55 msaitoh aprint_normal("Device/Port Type %x", devtype);
143 1.44 jmcneill break;
144 1.44 jmcneill }
145 1.50 matt
146 1.55 msaitoh switch (devtype) {
147 1.52 msaitoh case PCIE_XCAP_TYPE_ROOT:
148 1.52 msaitoh case PCIE_XCAP_TYPE_DOWN:
149 1.52 msaitoh case PCIE_XCAP_TYPE_PCI2PCIE:
150 1.53 msaitoh reg = pci_conf_read(sc->sc_pc, sc->sc_tag, off + PCIE_LCAP);
151 1.53 msaitoh u_int mlw = __SHIFTOUT(reg, PCIE_LCAP_MAX_WIDTH);
152 1.53 msaitoh u_int mls = __SHIFTOUT(reg, PCIE_LCAP_MAX_SPEED);
153 1.53 msaitoh
154 1.50 matt if (mls < __arraycount(pcie_linkspeed_strings)) {
155 1.53 msaitoh aprint_normal("> x%d @ %sGT/s\n",
156 1.50 matt mlw, pcie_linkspeed_strings[mls]);
157 1.50 matt } else {
158 1.53 msaitoh aprint_normal("> x%d @ %d.%dGT/s\n",
159 1.50 matt mlw, (mls * 25) / 10, (mls * 25) % 10);
160 1.50 matt }
161 1.50 matt
162 1.53 msaitoh reg = pci_conf_read(sc->sc_pc, sc->sc_tag, off + PCIE_LCSR);
163 1.53 msaitoh if (reg & PCIE_LCSR_DLACTIVE) { /* DLLA */
164 1.53 msaitoh u_int lw = __SHIFTOUT(reg, PCIE_LCSR_NLW);
165 1.53 msaitoh u_int ls = __SHIFTOUT(reg, PCIE_LCSR_LINKSPEED);
166 1.53 msaitoh
167 1.50 matt if (lw != mlw || ls != mls) {
168 1.50 matt if (ls < __arraycount(pcie_linkspeed_strings)) {
169 1.51 yamt aprint_normal_dev(self,
170 1.53 msaitoh "link is x%d @ %sGT/s\n",
171 1.50 matt lw, pcie_linkspeed_strings[ls]);
172 1.50 matt } else {
173 1.50 matt aprint_normal_dev(self,
174 1.53 msaitoh "link is x%d @ %d.%dGT/s\n",
175 1.50 matt lw, (ls * 25) / 10, (ls * 25) % 10);
176 1.50 matt }
177 1.50 matt }
178 1.50 matt }
179 1.50 matt break;
180 1.50 matt default:
181 1.50 matt aprint_normal(">\n");
182 1.50 matt break;
183 1.50 matt }
184 1.44 jmcneill
185 1.52 msaitoh reg = pci_conf_read(sc->sc_pc, sc->sc_tag, off + PCIE_SLCSR);
186 1.52 msaitoh if (reg & PCIE_SLCSR_NOTIFY_MASK) {
187 1.44 jmcneill aprint_debug_dev(self, "disabling notification events\n");
188 1.52 msaitoh reg &= ~PCIE_SLCSR_NOTIFY_MASK;
189 1.44 jmcneill pci_conf_write(sc->sc_pc, sc->sc_tag,
190 1.52 msaitoh off + PCIE_SLCSR, reg);
191 1.35 joerg }
192 1.35 joerg }
193 1.35 joerg
194 1.35 joerg static void
195 1.37 dyoung ppbattach(device_t parent, device_t self, void *aux)
196 1.1 cgd {
197 1.37 dyoung struct ppb_softc *sc = device_private(self);
198 1.1 cgd struct pci_attach_args *pa = aux;
199 1.7 cgd pci_chipset_tag_t pc = pa->pa_pc;
200 1.1 cgd struct pcibus_attach_args pba;
201 1.7 cgd pcireg_t busdata;
202 1.1 cgd
203 1.49 drochner pci_aprint_devinfo(pa, NULL);
204 1.1 cgd
205 1.21 thorpej sc->sc_pc = pc;
206 1.21 thorpej sc->sc_tag = pa->pa_tag;
207 1.39 cegger sc->sc_dev = self;
208 1.21 thorpej
209 1.7 cgd busdata = pci_conf_read(pc, pa->pa_tag, PPB_REG_BUSINFO);
210 1.1 cgd
211 1.7 cgd if (PPB_BUSINFO_SECONDARY(busdata) == 0) {
212 1.37 dyoung aprint_normal_dev(self, "not configured by system firmware\n");
213 1.1 cgd return;
214 1.1 cgd }
215 1.1 cgd
216 1.44 jmcneill ppb_fix_pcie(self);
217 1.35 joerg
218 1.1 cgd #if 0
219 1.1 cgd /*
220 1.1 cgd * XXX can't do this, because we're not given our bus number
221 1.7 cgd * (we shouldn't need it), and because we've no way to
222 1.7 cgd * decompose our tag.
223 1.1 cgd */
224 1.1 cgd /* sanity check. */
225 1.7 cgd if (pa->pa_bus != PPB_BUSINFO_PRIMARY(busdata))
226 1.1 cgd panic("ppbattach: bus in tag (%d) != bus in reg (%d)",
227 1.7 cgd pa->pa_bus, PPB_BUSINFO_PRIMARY(busdata));
228 1.1 cgd #endif
229 1.1 cgd
230 1.36 jmcneill if (!pmf_device_register(self, ppb_suspend, ppb_resume))
231 1.36 jmcneill aprint_error_dev(self, "couldn't establish power handler\n");
232 1.36 jmcneill
233 1.1 cgd /*
234 1.1 cgd * Attach the PCI bus than hangs off of it.
235 1.19 thorpej *
236 1.19 thorpej * XXX Don't pass-through Memory Read Multiple. Should we?
237 1.19 thorpej * XXX Consult the spec...
238 1.1 cgd */
239 1.12 thorpej pba.pba_iot = pa->pa_iot;
240 1.12 thorpej pba.pba_memt = pa->pa_memt;
241 1.15 mycroft pba.pba_dmat = pa->pa_dmat;
242 1.26 fvdl pba.pba_dmat64 = pa->pa_dmat64;
243 1.7 cgd pba.pba_pc = pc;
244 1.19 thorpej pba.pba_flags = pa->pa_flags & ~PCI_FLAGS_MRM_OKAY;
245 1.7 cgd pba.pba_bus = PPB_BUSINFO_SECONDARY(busdata);
246 1.47 dyoung pba.pba_sub = PPB_BUSINFO_SUBORDINATE(busdata);
247 1.21 thorpej pba.pba_bridgetag = &sc->sc_tag;
248 1.7 cgd pba.pba_intrswiz = pa->pa_intrswiz;
249 1.7 cgd pba.pba_intrtag = pa->pa_intrtag;
250 1.1 cgd
251 1.29 drochner config_found_ia(self, "pcibus", &pba, pcibusprint);
252 1.1 cgd }
253 1.31 thorpej
254 1.37 dyoung static int
255 1.37 dyoung ppbdetach(device_t self, int flags)
256 1.37 dyoung {
257 1.37 dyoung int rc;
258 1.37 dyoung
259 1.37 dyoung if ((rc = config_detach_children(self, flags)) != 0)
260 1.37 dyoung return rc;
261 1.37 dyoung pmf_device_deregister(self);
262 1.37 dyoung return 0;
263 1.37 dyoung }
264 1.37 dyoung
265 1.36 jmcneill static bool
266 1.42 dyoung ppb_resume(device_t dv, const pmf_qual_t *qual)
267 1.36 jmcneill {
268 1.36 jmcneill struct ppb_softc *sc = device_private(dv);
269 1.36 jmcneill int off;
270 1.36 jmcneill pcireg_t val;
271 1.36 jmcneill
272 1.36 jmcneill for (off = 0x40; off <= 0xff; off += 4) {
273 1.36 jmcneill val = pci_conf_read(sc->sc_pc, sc->sc_tag, off);
274 1.36 jmcneill if (val != sc->sc_pciconfext[(off - 0x40) / 4])
275 1.36 jmcneill pci_conf_write(sc->sc_pc, sc->sc_tag, off,
276 1.36 jmcneill sc->sc_pciconfext[(off - 0x40)/4]);
277 1.36 jmcneill }
278 1.36 jmcneill
279 1.44 jmcneill ppb_fix_pcie(dv);
280 1.36 jmcneill
281 1.36 jmcneill return true;
282 1.36 jmcneill }
283 1.36 jmcneill
284 1.36 jmcneill static bool
285 1.42 dyoung ppb_suspend(device_t dv, const pmf_qual_t *qual)
286 1.36 jmcneill {
287 1.36 jmcneill struct ppb_softc *sc = device_private(dv);
288 1.36 jmcneill int off;
289 1.36 jmcneill
290 1.36 jmcneill for (off = 0x40; off <= 0xff; off += 4)
291 1.36 jmcneill sc->sc_pciconfext[(off - 0x40) / 4] =
292 1.36 jmcneill pci_conf_read(sc->sc_pc, sc->sc_tag, off);
293 1.36 jmcneill
294 1.36 jmcneill return true;
295 1.36 jmcneill }
296 1.36 jmcneill
297 1.37 dyoung static void
298 1.37 dyoung ppbchilddet(device_t self, device_t child)
299 1.37 dyoung {
300 1.37 dyoung /* we keep no references to child devices, so do nothing */
301 1.37 dyoung }
302 1.37 dyoung
303 1.40 dyoung CFATTACH_DECL3_NEW(ppb, sizeof(struct ppb_softc),
304 1.40 dyoung ppbmatch, ppbattach, ppbdetach, NULL, NULL, ppbchilddet,
305 1.40 dyoung DVF_DETACH_SHUTDOWN);
306