ppb.c revision 1.75 1 1.75 rin /* $NetBSD: ppb.c,v 1.75 2023/11/26 06:38:28 rin Exp $ */
2 1.1 cgd
3 1.1 cgd /*
4 1.17 cgd * Copyright (c) 1996, 1998 Christopher G. Demetriou. All rights reserved.
5 1.1 cgd *
6 1.1 cgd * Redistribution and use in source and binary forms, with or without
7 1.1 cgd * modification, are permitted provided that the following conditions
8 1.1 cgd * are met:
9 1.1 cgd * 1. Redistributions of source code must retain the above copyright
10 1.1 cgd * notice, this list of conditions and the following disclaimer.
11 1.1 cgd * 2. Redistributions in binary form must reproduce the above copyright
12 1.1 cgd * notice, this list of conditions and the following disclaimer in the
13 1.1 cgd * documentation and/or other materials provided with the distribution.
14 1.1 cgd * 3. All advertising materials mentioning features or use of this software
15 1.1 cgd * must display the following acknowledgement:
16 1.1 cgd * This product includes software developed by Christopher G. Demetriou
17 1.1 cgd * for the NetBSD Project.
18 1.1 cgd * 4. The name of the author may not be used to endorse or promote products
19 1.1 cgd * derived from this software without specific prior written permission
20 1.1 cgd *
21 1.1 cgd * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
22 1.1 cgd * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
23 1.1 cgd * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
24 1.1 cgd * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
25 1.1 cgd * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
26 1.1 cgd * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
27 1.1 cgd * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
28 1.1 cgd * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
29 1.1 cgd * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
30 1.1 cgd * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
31 1.1 cgd */
32 1.20 lukem
33 1.20 lukem #include <sys/cdefs.h>
34 1.75 rin __KERNEL_RCSID(0, "$NetBSD: ppb.c,v 1.75 2023/11/26 06:38:28 rin Exp $");
35 1.64 msaitoh
36 1.64 msaitoh #ifdef _KERNEL_OPT
37 1.64 msaitoh #include "opt_ppb.h"
38 1.64 msaitoh #endif
39 1.1 cgd
40 1.1 cgd #include <sys/param.h>
41 1.1 cgd #include <sys/systm.h>
42 1.1 cgd #include <sys/kernel.h>
43 1.1 cgd #include <sys/device.h>
44 1.57 msaitoh #include <sys/evcnt.h>
45 1.1 cgd
46 1.1 cgd #include <dev/pci/pcireg.h>
47 1.1 cgd #include <dev/pci/pcivar.h>
48 1.1 cgd #include <dev/pci/ppbreg.h>
49 1.56 msaitoh #include <dev/pci/ppbvar.h>
50 1.36 jmcneill #include <dev/pci/pcidevs.h>
51 1.1 cgd
52 1.61 msaitoh #define PCIE_SLCSR_ENABLE_MASK \
53 1.52 msaitoh (PCIE_SLCSR_ABE | PCIE_SLCSR_PFE | PCIE_SLCSR_MSE | \
54 1.59 msaitoh PCIE_SLCSR_PDE | PCIE_SLCSR_CCE | PCIE_SLCSR_HPE | \
55 1.59 msaitoh PCIE_SLCSR_DLLSCE)
56 1.44 jmcneill
57 1.61 msaitoh #define PCIE_SLCSR_STATCHG_MASK \
58 1.61 msaitoh (PCIE_SLCSR_ABP | PCIE_SLCSR_PFD | PCIE_SLCSR_MSC | \
59 1.61 msaitoh PCIE_SLCSR_PDC | PCIE_SLCSR_CC | PCIE_SLCSR_LACS)
60 1.61 msaitoh
61 1.75 rin static const char pcie_linkspeed_strings[6][5] = {
62 1.75 rin "1.25", "2.5", "5.0", "8.0", "16.0", "32.0",
63 1.50 matt };
64 1.50 matt
65 1.57 msaitoh int ppb_printevent = 0; /* Print event type if the value is not 0 */
66 1.57 msaitoh
67 1.57 msaitoh static int ppbmatch(device_t, cfdata_t, void *);
68 1.57 msaitoh static void ppbattach(device_t, device_t, void *);
69 1.57 msaitoh static int ppbdetach(device_t, int);
70 1.57 msaitoh static void ppbchilddet(device_t, device_t);
71 1.60 msaitoh #ifdef PPB_USEINTR
72 1.57 msaitoh static int ppb_intr(void *);
73 1.60 msaitoh #endif
74 1.57 msaitoh static bool ppb_resume(device_t, const pmf_qual_t *);
75 1.57 msaitoh static bool ppb_suspend(device_t, const pmf_qual_t *);
76 1.57 msaitoh
77 1.57 msaitoh CFATTACH_DECL3_NEW(ppb, sizeof(struct ppb_softc),
78 1.57 msaitoh ppbmatch, ppbattach, ppbdetach, NULL, NULL, ppbchilddet,
79 1.57 msaitoh DVF_DETACH_SHUTDOWN);
80 1.36 jmcneill
81 1.31 thorpej static int
82 1.39 cegger ppbmatch(device_t parent, cfdata_t match, void *aux)
83 1.1 cgd {
84 1.1 cgd struct pci_attach_args *pa = aux;
85 1.1 cgd
86 1.1 cgd /*
87 1.1 cgd * Check the ID register to see that it's a PCI bridge.
88 1.1 cgd * If it is, we assume that we can deal with it; it _should_
89 1.1 cgd * work in a standardized way...
90 1.1 cgd */
91 1.1 cgd if (PCI_CLASS(pa->pa_class) == PCI_CLASS_BRIDGE &&
92 1.1 cgd PCI_SUBCLASS(pa->pa_class) == PCI_SUBCLASS_BRIDGE_PCI)
93 1.39 cegger return 1;
94 1.1 cgd
95 1.43 matt #ifdef __powerpc__
96 1.43 matt if (PCI_CLASS(pa->pa_class) == PCI_CLASS_PROCESSOR &&
97 1.43 matt PCI_SUBCLASS(pa->pa_class) == PCI_SUBCLASS_PROCESSOR_POWERPC) {
98 1.43 matt pcireg_t bhlc = pci_conf_read(pa->pa_pc, pa->pa_tag,
99 1.43 matt PCI_BHLC_REG);
100 1.43 matt if (PCI_VENDOR(pa->pa_id) == PCI_VENDOR_FREESCALE
101 1.43 matt && PCI_HDRTYPE(bhlc) == PCI_HDRTYPE_RC)
102 1.43 matt return 1;
103 1.43 matt }
104 1.43 matt #endif
105 1.43 matt
106 1.50 matt #ifdef _MIPS_PADDR_T_64BIT
107 1.50 matt /* The LDT HB acts just like a PPB. */
108 1.50 matt if (PCI_VENDOR(pa->pa_id) == PCI_VENDOR_SIBYTE
109 1.50 matt && PCI_PRODUCT(pa->pa_id) == PCI_PRODUCT_SIBYTE_BCM1250_LDTHB)
110 1.50 matt return 1;
111 1.50 matt #endif
112 1.50 matt
113 1.39 cegger return 0;
114 1.1 cgd }
115 1.1 cgd
116 1.31 thorpej static void
117 1.57 msaitoh ppb_print_pcie(device_t self)
118 1.35 joerg {
119 1.36 jmcneill struct ppb_softc *sc = device_private(self);
120 1.35 joerg pcireg_t reg;
121 1.55 msaitoh int off, capversion, devtype;
122 1.35 joerg
123 1.36 jmcneill if (!pci_get_capability(sc->sc_pc, sc->sc_tag, PCI_CAP_PCIEXPRESS,
124 1.35 joerg &off, ®))
125 1.35 joerg return; /* Not a PCIe device */
126 1.35 joerg
127 1.55 msaitoh capversion = PCIE_XCAP_VER(reg);
128 1.55 msaitoh devtype = PCIE_XCAP_TYPE(reg);
129 1.53 msaitoh aprint_normal_dev(self, "PCI Express capability version ");
130 1.55 msaitoh switch (capversion) {
131 1.54 msaitoh case PCIE_XCAP_VER_1:
132 1.53 msaitoh aprint_normal("1");
133 1.45 cegger break;
134 1.54 msaitoh case PCIE_XCAP_VER_2:
135 1.53 msaitoh aprint_normal("2");
136 1.44 jmcneill break;
137 1.44 jmcneill default:
138 1.55 msaitoh aprint_normal_dev(self, "unsupported (%d)\n", capversion);
139 1.35 joerg return;
140 1.35 joerg }
141 1.44 jmcneill aprint_normal(" <");
142 1.55 msaitoh switch (devtype) {
143 1.52 msaitoh case PCIE_XCAP_TYPE_PCIE_DEV:
144 1.44 jmcneill aprint_normal("PCI-E Endpoint device");
145 1.44 jmcneill break;
146 1.52 msaitoh case PCIE_XCAP_TYPE_PCI_DEV:
147 1.44 jmcneill aprint_normal("Legacy PCI-E Endpoint device");
148 1.44 jmcneill break;
149 1.74 msaitoh case PCIE_XCAP_TYPE_RP:
150 1.44 jmcneill aprint_normal("Root Port of PCI-E Root Complex");
151 1.44 jmcneill break;
152 1.52 msaitoh case PCIE_XCAP_TYPE_UP:
153 1.44 jmcneill aprint_normal("Upstream Port of PCI-E Switch");
154 1.44 jmcneill break;
155 1.52 msaitoh case PCIE_XCAP_TYPE_DOWN:
156 1.44 jmcneill aprint_normal("Downstream Port of PCI-E Switch");
157 1.44 jmcneill break;
158 1.52 msaitoh case PCIE_XCAP_TYPE_PCIE2PCI:
159 1.44 jmcneill aprint_normal("PCI-E to PCI/PCI-X Bridge");
160 1.44 jmcneill break;
161 1.52 msaitoh case PCIE_XCAP_TYPE_PCI2PCIE:
162 1.44 jmcneill aprint_normal("PCI/PCI-X to PCI-E Bridge");
163 1.44 jmcneill break;
164 1.44 jmcneill default:
165 1.55 msaitoh aprint_normal("Device/Port Type %x", devtype);
166 1.44 jmcneill break;
167 1.44 jmcneill }
168 1.50 matt
169 1.55 msaitoh switch (devtype) {
170 1.74 msaitoh case PCIE_XCAP_TYPE_RP:
171 1.52 msaitoh case PCIE_XCAP_TYPE_DOWN:
172 1.52 msaitoh case PCIE_XCAP_TYPE_PCI2PCIE:
173 1.53 msaitoh reg = pci_conf_read(sc->sc_pc, sc->sc_tag, off + PCIE_LCAP);
174 1.53 msaitoh u_int mlw = __SHIFTOUT(reg, PCIE_LCAP_MAX_WIDTH);
175 1.53 msaitoh u_int mls = __SHIFTOUT(reg, PCIE_LCAP_MAX_SPEED);
176 1.53 msaitoh
177 1.50 matt if (mls < __arraycount(pcie_linkspeed_strings)) {
178 1.53 msaitoh aprint_normal("> x%d @ %sGT/s\n",
179 1.50 matt mlw, pcie_linkspeed_strings[mls]);
180 1.50 matt } else {
181 1.53 msaitoh aprint_normal("> x%d @ %d.%dGT/s\n",
182 1.50 matt mlw, (mls * 25) / 10, (mls * 25) % 10);
183 1.50 matt }
184 1.50 matt
185 1.53 msaitoh reg = pci_conf_read(sc->sc_pc, sc->sc_tag, off + PCIE_LCSR);
186 1.53 msaitoh if (reg & PCIE_LCSR_DLACTIVE) { /* DLLA */
187 1.53 msaitoh u_int lw = __SHIFTOUT(reg, PCIE_LCSR_NLW);
188 1.53 msaitoh u_int ls = __SHIFTOUT(reg, PCIE_LCSR_LINKSPEED);
189 1.53 msaitoh
190 1.50 matt if (lw != mlw || ls != mls) {
191 1.50 matt if (ls < __arraycount(pcie_linkspeed_strings)) {
192 1.51 yamt aprint_normal_dev(self,
193 1.53 msaitoh "link is x%d @ %sGT/s\n",
194 1.50 matt lw, pcie_linkspeed_strings[ls]);
195 1.50 matt } else {
196 1.50 matt aprint_normal_dev(self,
197 1.53 msaitoh "link is x%d @ %d.%dGT/s\n",
198 1.50 matt lw, (ls * 25) / 10, (ls * 25) % 10);
199 1.50 matt }
200 1.50 matt }
201 1.50 matt }
202 1.50 matt break;
203 1.50 matt default:
204 1.50 matt aprint_normal(">\n");
205 1.50 matt break;
206 1.50 matt }
207 1.35 joerg }
208 1.35 joerg
209 1.35 joerg static void
210 1.37 dyoung ppbattach(device_t parent, device_t self, void *aux)
211 1.1 cgd {
212 1.37 dyoung struct ppb_softc *sc = device_private(self);
213 1.1 cgd struct pci_attach_args *pa = aux;
214 1.7 cgd pci_chipset_tag_t pc = pa->pa_pc;
215 1.1 cgd struct pcibus_attach_args pba;
216 1.60 msaitoh #ifdef PPB_USEINTR
217 1.57 msaitoh char const *intrstr;
218 1.57 msaitoh char intrbuf[PCI_INTRSTR_LEN];
219 1.60 msaitoh #endif
220 1.57 msaitoh pcireg_t busdata, reg;
221 1.67 msaitoh bool second_configured = false;
222 1.1 cgd
223 1.49 drochner pci_aprint_devinfo(pa, NULL);
224 1.1 cgd
225 1.21 thorpej sc->sc_pc = pc;
226 1.21 thorpej sc->sc_tag = pa->pa_tag;
227 1.39 cegger sc->sc_dev = self;
228 1.21 thorpej
229 1.68 msaitoh busdata = pci_conf_read(pc, pa->pa_tag, PCI_BRIDGE_BUS_REG);
230 1.1 cgd
231 1.68 msaitoh if (PCI_BRIDGE_BUS_NUM_SECONDARY(busdata) == 0) {
232 1.37 dyoung aprint_normal_dev(self, "not configured by system firmware\n");
233 1.1 cgd return;
234 1.1 cgd }
235 1.1 cgd
236 1.57 msaitoh ppb_print_pcie(self);
237 1.35 joerg
238 1.1 cgd #if 0
239 1.1 cgd /*
240 1.1 cgd * XXX can't do this, because we're not given our bus number
241 1.7 cgd * (we shouldn't need it), and because we've no way to
242 1.7 cgd * decompose our tag.
243 1.1 cgd */
244 1.1 cgd /* sanity check. */
245 1.68 msaitoh if (pa->pa_bus != PCI_BRIDGE_BUS_NUM_PRIMARY(busdata))
246 1.1 cgd panic("ppbattach: bus in tag (%d) != bus in reg (%d)",
247 1.68 msaitoh pa->pa_bus, PCI_BRIDGE_BUS_NUM_PRIMARY(busdata));
248 1.1 cgd #endif
249 1.1 cgd
250 1.57 msaitoh /* Check for PCI Express capabilities and setup hotplug support. */
251 1.57 msaitoh if (pci_get_capability(pc, pa->pa_tag, PCI_CAP_PCIEXPRESS,
252 1.57 msaitoh &sc->sc_pciecapoff, ®) && (reg & PCIE_XCAP_SI)) {
253 1.61 msaitoh /*
254 1.61 msaitoh * First, disable all interrupts because BIOS might
255 1.61 msaitoh * enable them.
256 1.61 msaitoh */
257 1.61 msaitoh reg = pci_conf_read(sc->sc_pc, sc->sc_tag,
258 1.61 msaitoh sc->sc_pciecapoff + PCIE_SLCSR);
259 1.61 msaitoh if (reg & PCIE_SLCSR_ENABLE_MASK) {
260 1.61 msaitoh reg &= ~PCIE_SLCSR_ENABLE_MASK;
261 1.61 msaitoh pci_conf_write(sc->sc_pc, sc->sc_tag,
262 1.61 msaitoh sc->sc_pciecapoff + PCIE_SLCSR, reg);
263 1.61 msaitoh }
264 1.60 msaitoh #ifdef PPB_USEINTR
265 1.62 msaitoh #if 0 /* notyet */
266 1.57 msaitoh /*
267 1.57 msaitoh * XXX Initialize workqueue or something else for
268 1.57 msaitoh * HotPlug support.
269 1.57 msaitoh */
270 1.61 msaitoh #endif
271 1.57 msaitoh if (pci_intr_alloc(pa, &sc->sc_pihp, NULL, 0) == 0)
272 1.57 msaitoh sc->sc_intrhand = pci_intr_establish_xname(pc,
273 1.57 msaitoh sc->sc_pihp[0], IPL_BIO, ppb_intr, sc,
274 1.57 msaitoh device_xname(sc->sc_dev));
275 1.62 msaitoh #endif
276 1.62 msaitoh }
277 1.62 msaitoh
278 1.62 msaitoh #ifdef PPB_USEINTR
279 1.62 msaitoh if (sc->sc_intrhand != NULL) {
280 1.62 msaitoh pcireg_t slcap, slcsr, val;
281 1.62 msaitoh
282 1.62 msaitoh intrstr = pci_intr_string(pc, sc->sc_pihp[0], intrbuf,
283 1.62 msaitoh sizeof(intrbuf));
284 1.64 msaitoh aprint_normal_dev(self, "interrupting at %s\n", intrstr);
285 1.57 msaitoh
286 1.62 msaitoh /* Clear any pending events */
287 1.62 msaitoh slcsr = pci_conf_read(pc, pa->pa_tag,
288 1.62 msaitoh sc->sc_pciecapoff + PCIE_SLCSR);
289 1.62 msaitoh pci_conf_write(pc, pa->pa_tag,
290 1.62 msaitoh sc->sc_pciecapoff + PCIE_SLCSR, slcsr);
291 1.57 msaitoh
292 1.62 msaitoh /* Enable interrupt. */
293 1.62 msaitoh val = 0;
294 1.62 msaitoh slcap = pci_conf_read(pc, pa->pa_tag,
295 1.62 msaitoh sc->sc_pciecapoff + PCIE_SLCAP);
296 1.62 msaitoh if (slcap & PCIE_SLCAP_ABP)
297 1.62 msaitoh val |= PCIE_SLCSR_ABE;
298 1.62 msaitoh if (slcap & PCIE_SLCAP_PCP)
299 1.62 msaitoh val |= PCIE_SLCSR_PFE;
300 1.62 msaitoh if (slcap & PCIE_SLCAP_MSP)
301 1.62 msaitoh val |= PCIE_SLCSR_MSE;
302 1.61 msaitoh #if 0
303 1.62 msaitoh /*
304 1.62 msaitoh * XXX Disable for a while because setting
305 1.62 msaitoh * PCIE_SLCSR_CCE makes break device access on
306 1.62 msaitoh * some environment.
307 1.62 msaitoh */
308 1.62 msaitoh if ((slcap & PCIE_SLCAP_NCCS) == 0)
309 1.62 msaitoh val |= PCIE_SLCSR_CCE;
310 1.62 msaitoh #endif
311 1.62 msaitoh /* Attention indicator off by default */
312 1.62 msaitoh if (slcap & PCIE_SLCAP_AIP) {
313 1.62 msaitoh val |= __SHIFTIN(PCIE_SLCSR_IND_OFF,
314 1.62 msaitoh PCIE_SLCSR_AIC);
315 1.62 msaitoh }
316 1.62 msaitoh /* Power indicator */
317 1.62 msaitoh if (slcap & PCIE_SLCAP_PIP) {
318 1.61 msaitoh /*
319 1.62 msaitoh * Indicator off:
320 1.62 msaitoh * a) card not present
321 1.62 msaitoh * b) power fault
322 1.62 msaitoh * c) MRL sensor off
323 1.61 msaitoh */
324 1.62 msaitoh if (((slcsr & PCIE_SLCSR_PDS) == 0)
325 1.62 msaitoh || ((slcsr & PCIE_SLCSR_PFD) != 0)
326 1.62 msaitoh || (((slcap & PCIE_SLCAP_MSP) != 0)
327 1.62 msaitoh && ((slcsr & PCIE_SLCSR_MS) != 0)))
328 1.57 msaitoh val |= __SHIFTIN(PCIE_SLCSR_IND_OFF,
329 1.62 msaitoh PCIE_SLCSR_PIC);
330 1.62 msaitoh else
331 1.62 msaitoh val |= __SHIFTIN(PCIE_SLCSR_IND_ON,
332 1.62 msaitoh PCIE_SLCSR_PIC);
333 1.62 msaitoh }
334 1.57 msaitoh
335 1.62 msaitoh val |= PCIE_SLCSR_DLLSCE | PCIE_SLCSR_HPE | PCIE_SLCSR_PDE;
336 1.62 msaitoh slcsr = val;
337 1.62 msaitoh pci_conf_write(pc, pa->pa_tag,
338 1.62 msaitoh sc->sc_pciecapoff + PCIE_SLCSR, slcsr);
339 1.62 msaitoh
340 1.62 msaitoh /* Attach event counters */
341 1.62 msaitoh evcnt_attach_dynamic(&sc->sc_ev_intr, EVCNT_TYPE_INTR, NULL,
342 1.62 msaitoh device_xname(sc->sc_dev), "Interrupt");
343 1.62 msaitoh evcnt_attach_dynamic(&sc->sc_ev_abp, EVCNT_TYPE_MISC, NULL,
344 1.62 msaitoh device_xname(sc->sc_dev), "Attention Button Pressed");
345 1.62 msaitoh evcnt_attach_dynamic(&sc->sc_ev_pfd, EVCNT_TYPE_MISC, NULL,
346 1.62 msaitoh device_xname(sc->sc_dev), "Power Fault Detected");
347 1.62 msaitoh evcnt_attach_dynamic(&sc->sc_ev_msc, EVCNT_TYPE_MISC, NULL,
348 1.62 msaitoh device_xname(sc->sc_dev), "MRL Sensor Changed");
349 1.62 msaitoh evcnt_attach_dynamic(&sc->sc_ev_pdc, EVCNT_TYPE_MISC, NULL,
350 1.62 msaitoh device_xname(sc->sc_dev), "Presence Detect Changed");
351 1.62 msaitoh evcnt_attach_dynamic(&sc->sc_ev_cc, EVCNT_TYPE_MISC, NULL,
352 1.62 msaitoh device_xname(sc->sc_dev), "Command Completed");
353 1.62 msaitoh evcnt_attach_dynamic(&sc->sc_ev_lacs, EVCNT_TYPE_MISC, NULL,
354 1.62 msaitoh device_xname(sc->sc_dev), "Data Link Layer State Changed");
355 1.62 msaitoh }
356 1.60 msaitoh #endif /* PPB_USEINTR */
357 1.57 msaitoh
358 1.67 msaitoh /* Configuration test */
359 1.68 msaitoh if (PCI_BRIDGE_BUS_NUM_SECONDARY(busdata) != 0) {
360 1.67 msaitoh uint32_t base, limit;
361 1.67 msaitoh
362 1.67 msaitoh /* I/O region test */
363 1.67 msaitoh reg = pci_conf_read(pc, pa->pa_tag, PCI_BRIDGE_STATIO_REG);
364 1.68 msaitoh base = PCI_BRIDGE_STATIO_IOBASE_ADDR(reg);
365 1.68 msaitoh limit = PCI_BRIDGE_STATIO_IOLIMIT_ADDR(reg);
366 1.67 msaitoh if (PCI_BRIDGE_IO_32BITS(reg)) {
367 1.67 msaitoh reg = pci_conf_read(pc, pa->pa_tag,
368 1.67 msaitoh PCI_BRIDGE_IOHIGH_REG);
369 1.68 msaitoh base |= __SHIFTOUT(reg, PCI_BRIDGE_IOHIGH_BASE) << 16;
370 1.68 msaitoh limit |= __SHIFTOUT(reg, PCI_BRIDGE_IOHIGH_LIMIT) <<16;
371 1.67 msaitoh }
372 1.67 msaitoh if (base < limit) {
373 1.67 msaitoh second_configured = true;
374 1.67 msaitoh goto configure;
375 1.67 msaitoh }
376 1.67 msaitoh
377 1.67 msaitoh /* Non-prefetchable memory region test */
378 1.67 msaitoh reg = pci_conf_read(pc, pa->pa_tag, PCI_BRIDGE_MEMORY_REG);
379 1.68 msaitoh base = PCI_BRIDGE_MEMORY_BASE_ADDR(reg);
380 1.68 msaitoh limit = PCI_BRIDGE_MEMORY_LIMIT_ADDR(reg);
381 1.67 msaitoh if (base < limit) {
382 1.67 msaitoh second_configured = true;
383 1.67 msaitoh goto configure;
384 1.67 msaitoh }
385 1.67 msaitoh
386 1.67 msaitoh /* Prefetchable memory region test */
387 1.67 msaitoh reg = pci_conf_read(pc, pa->pa_tag,
388 1.67 msaitoh PCI_BRIDGE_PREFETCHMEM_REG);
389 1.68 msaitoh base = PCI_BRIDGE_PREFETCHMEM_BASE_ADDR(reg);
390 1.68 msaitoh limit = PCI_BRIDGE_PREFETCHMEM_LIMIT_ADDR(reg);
391 1.68 msaitoh
392 1.67 msaitoh if (PCI_BRIDGE_PREFETCHMEM_64BITS(reg)) {
393 1.67 msaitoh reg = pci_conf_read(pc, pa->pa_tag,
394 1.67 msaitoh PCI_BRIDGE_IOHIGH_REG);
395 1.67 msaitoh base |= (uint64_t)pci_conf_read(pc, pa->pa_tag,
396 1.68 msaitoh PCI_BRIDGE_PREFETCHBASEUP32_REG) << 32;
397 1.67 msaitoh limit |= (uint64_t)pci_conf_read(pc, pa->pa_tag,
398 1.68 msaitoh PCI_BRIDGE_PREFETCHLIMITUP32_REG) << 32;
399 1.67 msaitoh }
400 1.67 msaitoh if (base < limit) {
401 1.67 msaitoh second_configured = true;
402 1.67 msaitoh goto configure;
403 1.67 msaitoh }
404 1.67 msaitoh }
405 1.67 msaitoh
406 1.67 msaitoh configure:
407 1.67 msaitoh /*
408 1.67 msaitoh * If the secondary bus is configured and the bus mastering is not
409 1.67 msaitoh * enabled, enable it.
410 1.67 msaitoh */
411 1.67 msaitoh if (second_configured) {
412 1.67 msaitoh reg = pci_conf_read(pc, pa->pa_tag, PCI_COMMAND_STATUS_REG);
413 1.67 msaitoh if ((reg & PCI_COMMAND_MASTER_ENABLE) == 0)
414 1.67 msaitoh pci_conf_write(pc, pa->pa_tag, PCI_COMMAND_STATUS_REG,
415 1.67 msaitoh reg | PCI_COMMAND_MASTER_ENABLE);
416 1.67 msaitoh }
417 1.66 msaitoh
418 1.36 jmcneill if (!pmf_device_register(self, ppb_suspend, ppb_resume))
419 1.36 jmcneill aprint_error_dev(self, "couldn't establish power handler\n");
420 1.36 jmcneill
421 1.1 cgd /*
422 1.63 msaitoh * Attach the PCI bus that hangs off of it.
423 1.19 thorpej *
424 1.19 thorpej * XXX Don't pass-through Memory Read Multiple. Should we?
425 1.19 thorpej * XXX Consult the spec...
426 1.1 cgd */
427 1.12 thorpej pba.pba_iot = pa->pa_iot;
428 1.12 thorpej pba.pba_memt = pa->pa_memt;
429 1.15 mycroft pba.pba_dmat = pa->pa_dmat;
430 1.26 fvdl pba.pba_dmat64 = pa->pa_dmat64;
431 1.7 cgd pba.pba_pc = pc;
432 1.19 thorpej pba.pba_flags = pa->pa_flags & ~PCI_FLAGS_MRM_OKAY;
433 1.68 msaitoh pba.pba_bus = PCI_BRIDGE_BUS_NUM_SECONDARY(busdata);
434 1.68 msaitoh pba.pba_sub = PCI_BRIDGE_BUS_NUM_SUBORDINATE(busdata);
435 1.21 thorpej pba.pba_bridgetag = &sc->sc_tag;
436 1.7 cgd pba.pba_intrswiz = pa->pa_intrswiz;
437 1.7 cgd pba.pba_intrtag = pa->pa_intrtag;
438 1.1 cgd
439 1.72 thorpej config_found(self, &pba, pcibusprint,
440 1.72 thorpej /*
441 1.72 thorpej * Forward along the device handle for the bridge to the
442 1.72 thorpej * downstream bus.
443 1.72 thorpej */
444 1.73 thorpej CFARGS(.devhandle = device_handle(self)));
445 1.1 cgd }
446 1.31 thorpej
447 1.37 dyoung static int
448 1.37 dyoung ppbdetach(device_t self, int flags)
449 1.37 dyoung {
450 1.60 msaitoh #ifdef PPB_USEINTR
451 1.57 msaitoh struct ppb_softc *sc = device_private(self);
452 1.59 msaitoh pcireg_t slcsr;
453 1.60 msaitoh #endif
454 1.37 dyoung int rc;
455 1.37 dyoung
456 1.58 chs if ((rc = config_detach_children(self, flags)) != 0)
457 1.58 chs return rc;
458 1.58 chs
459 1.60 msaitoh #ifdef PPB_USEINTR
460 1.62 msaitoh if (sc->sc_intrhand != NULL) {
461 1.62 msaitoh /* Detach event counters */
462 1.62 msaitoh evcnt_detach(&sc->sc_ev_intr);
463 1.62 msaitoh evcnt_detach(&sc->sc_ev_abp);
464 1.62 msaitoh evcnt_detach(&sc->sc_ev_pfd);
465 1.62 msaitoh evcnt_detach(&sc->sc_ev_msc);
466 1.62 msaitoh evcnt_detach(&sc->sc_ev_pdc);
467 1.62 msaitoh evcnt_detach(&sc->sc_ev_cc);
468 1.62 msaitoh evcnt_detach(&sc->sc_ev_lacs);
469 1.62 msaitoh
470 1.62 msaitoh /* Clear any pending events and disable interrupt */
471 1.62 msaitoh slcsr = pci_conf_read(sc->sc_pc, sc->sc_tag,
472 1.62 msaitoh sc->sc_pciecapoff + PCIE_SLCSR);
473 1.62 msaitoh slcsr &= ~PCIE_SLCSR_ENABLE_MASK;
474 1.62 msaitoh pci_conf_write(sc->sc_pc, sc->sc_tag,
475 1.62 msaitoh sc->sc_pciecapoff + PCIE_SLCSR, slcsr);
476 1.59 msaitoh
477 1.62 msaitoh /* Disestablish the interrupt handler */
478 1.59 msaitoh pci_intr_disestablish(sc->sc_pc, sc->sc_intrhand);
479 1.59 msaitoh pci_intr_release(sc->sc_pc, sc->sc_pihp, 1);
480 1.59 msaitoh }
481 1.60 msaitoh #endif
482 1.59 msaitoh
483 1.37 dyoung pmf_device_deregister(self);
484 1.37 dyoung return 0;
485 1.37 dyoung }
486 1.37 dyoung
487 1.36 jmcneill static bool
488 1.42 dyoung ppb_resume(device_t dv, const pmf_qual_t *qual)
489 1.36 jmcneill {
490 1.36 jmcneill struct ppb_softc *sc = device_private(dv);
491 1.36 jmcneill int off;
492 1.36 jmcneill pcireg_t val;
493 1.36 jmcneill
494 1.36 jmcneill for (off = 0x40; off <= 0xff; off += 4) {
495 1.36 jmcneill val = pci_conf_read(sc->sc_pc, sc->sc_tag, off);
496 1.36 jmcneill if (val != sc->sc_pciconfext[(off - 0x40) / 4])
497 1.36 jmcneill pci_conf_write(sc->sc_pc, sc->sc_tag, off,
498 1.36 jmcneill sc->sc_pciconfext[(off - 0x40)/4]);
499 1.36 jmcneill }
500 1.36 jmcneill
501 1.36 jmcneill return true;
502 1.36 jmcneill }
503 1.36 jmcneill
504 1.36 jmcneill static bool
505 1.42 dyoung ppb_suspend(device_t dv, const pmf_qual_t *qual)
506 1.36 jmcneill {
507 1.36 jmcneill struct ppb_softc *sc = device_private(dv);
508 1.36 jmcneill int off;
509 1.36 jmcneill
510 1.36 jmcneill for (off = 0x40; off <= 0xff; off += 4)
511 1.36 jmcneill sc->sc_pciconfext[(off - 0x40) / 4] =
512 1.36 jmcneill pci_conf_read(sc->sc_pc, sc->sc_tag, off);
513 1.36 jmcneill
514 1.36 jmcneill return true;
515 1.36 jmcneill }
516 1.36 jmcneill
517 1.37 dyoung static void
518 1.37 dyoung ppbchilddet(device_t self, device_t child)
519 1.37 dyoung {
520 1.37 dyoung /* we keep no references to child devices, so do nothing */
521 1.37 dyoung }
522 1.37 dyoung
523 1.60 msaitoh #ifdef PPB_USEINTR
524 1.57 msaitoh static int
525 1.57 msaitoh ppb_intr(void *arg)
526 1.57 msaitoh {
527 1.57 msaitoh struct ppb_softc *sc = arg;
528 1.57 msaitoh device_t dev = sc->sc_dev;
529 1.57 msaitoh pcireg_t reg;
530 1.57 msaitoh
531 1.57 msaitoh reg = pci_conf_read(sc->sc_pc, sc->sc_tag,
532 1.57 msaitoh sc->sc_pciecapoff + PCIE_SLCSR);
533 1.57 msaitoh
534 1.61 msaitoh /*
535 1.61 msaitoh * Not me. This check is only required for INTx.
536 1.61 msaitoh * ppb_intr() would be spilted int ppb_intr_legacy() and ppb_intr_msi()
537 1.61 msaitoh */
538 1.61 msaitoh if ((reg & PCIE_SLCSR_STATCHG_MASK) == 0)
539 1.61 msaitoh return 0;
540 1.61 msaitoh
541 1.57 msaitoh /* Clear interrupts. */
542 1.57 msaitoh pci_conf_write(sc->sc_pc, sc->sc_tag,
543 1.57 msaitoh sc->sc_pciecapoff + PCIE_SLCSR, reg);
544 1.57 msaitoh
545 1.61 msaitoh sc->sc_ev_intr.ev_count++;
546 1.61 msaitoh
547 1.57 msaitoh /* Attention Button Pressed */
548 1.57 msaitoh if (reg & PCIE_SLCSR_ABP) {
549 1.57 msaitoh sc->sc_ev_abp.ev_count++;
550 1.57 msaitoh if (ppb_printevent)
551 1.57 msaitoh device_printf(dev, "Attention Button Pressed\n");
552 1.57 msaitoh }
553 1.57 msaitoh
554 1.57 msaitoh /* Power Fault Detected */
555 1.57 msaitoh if (reg & PCIE_SLCSR_PFD) {
556 1.57 msaitoh sc->sc_ev_pfd.ev_count++;
557 1.57 msaitoh if (ppb_printevent)
558 1.57 msaitoh device_printf(dev, "Power Fault Detected\n");
559 1.57 msaitoh }
560 1.57 msaitoh
561 1.57 msaitoh /* MRL Sensor Changed */
562 1.57 msaitoh if (reg & PCIE_SLCSR_MSC) {
563 1.57 msaitoh sc->sc_ev_msc.ev_count++;
564 1.57 msaitoh if (ppb_printevent)
565 1.57 msaitoh device_printf(dev, "MRL Sensor Changed\n");
566 1.57 msaitoh }
567 1.57 msaitoh
568 1.57 msaitoh /* Presence Detect Changed */
569 1.57 msaitoh if (reg & PCIE_SLCSR_PDC) {
570 1.57 msaitoh sc->sc_ev_pdc.ev_count++;
571 1.57 msaitoh if (ppb_printevent)
572 1.57 msaitoh device_printf(dev, "Presence Detect Changed\n");
573 1.57 msaitoh if (reg & PCIE_SLCSR_PDS) {
574 1.57 msaitoh /* XXX Insert */
575 1.57 msaitoh } else {
576 1.57 msaitoh /* XXX Remove */
577 1.57 msaitoh }
578 1.57 msaitoh }
579 1.57 msaitoh
580 1.57 msaitoh /* Command Completed */
581 1.57 msaitoh if (reg & PCIE_SLCSR_CC) {
582 1.57 msaitoh sc->sc_ev_cc.ev_count++;
583 1.57 msaitoh if (ppb_printevent)
584 1.57 msaitoh device_printf(dev, "Command Completed\n");
585 1.57 msaitoh }
586 1.57 msaitoh
587 1.57 msaitoh /* Data Link Layer State Changed */
588 1.57 msaitoh if (reg & PCIE_SLCSR_LACS) {
589 1.57 msaitoh sc->sc_ev_lacs.ev_count++;
590 1.57 msaitoh if (ppb_printevent)
591 1.57 msaitoh device_printf(dev, "Data Link Layer State Changed\n");
592 1.57 msaitoh }
593 1.57 msaitoh
594 1.61 msaitoh return 1;
595 1.57 msaitoh }
596 1.60 msaitoh #endif /* PPB_USEINTR */
597