Home | History | Annotate | Line # | Download | only in pci
ppb.c revision 1.34.22.2
      1 /*	$NetBSD: ppb.c,v 1.34.22.2 2007/08/08 11:53:25 jmcneill Exp $	*/
      2 
      3 /*
      4  * Copyright (c) 1996, 1998 Christopher G. Demetriou.  All rights reserved.
      5  *
      6  * Redistribution and use in source and binary forms, with or without
      7  * modification, are permitted provided that the following conditions
      8  * are met:
      9  * 1. Redistributions of source code must retain the above copyright
     10  *    notice, this list of conditions and the following disclaimer.
     11  * 2. Redistributions in binary form must reproduce the above copyright
     12  *    notice, this list of conditions and the following disclaimer in the
     13  *    documentation and/or other materials provided with the distribution.
     14  * 3. All advertising materials mentioning features or use of this software
     15  *    must display the following acknowledgement:
     16  *      This product includes software developed by Christopher G. Demetriou
     17  *	for the NetBSD Project.
     18  * 4. The name of the author may not be used to endorse or promote products
     19  *    derived from this software without specific prior written permission
     20  *
     21  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     22  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     23  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     24  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     25  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
     26  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
     27  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
     28  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
     29  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
     30  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
     31  */
     32 
     33 #include <sys/cdefs.h>
     34 __KERNEL_RCSID(0, "$NetBSD: ppb.c,v 1.34.22.2 2007/08/08 11:53:25 jmcneill Exp $");
     35 
     36 #include <sys/param.h>
     37 #include <sys/systm.h>
     38 #include <sys/kernel.h>
     39 #include <sys/device.h>
     40 
     41 #include <dev/pci/pcireg.h>
     42 #include <dev/pci/pcivar.h>
     43 #include <dev/pci/ppbreg.h>
     44 
     45 struct ppb_softc {
     46 	struct device sc_dev;		/* generic device glue */
     47 	pci_chipset_tag_t sc_pc;	/* our PCI chipset... */
     48 	pcitag_t sc_tag;		/* ...and tag. */
     49 
     50 	struct pci_conf_state sc_pciconf;
     51 	pcireg_t sc_pciconfext[48];
     52 };
     53 
     54 static pnp_status_t	ppb_power(device_t, pnp_request_t, void *);
     55 
     56 static int
     57 ppbmatch(struct device *parent, struct cfdata *match,
     58     void *aux)
     59 {
     60 	struct pci_attach_args *pa = aux;
     61 
     62 	/*
     63 	 * Check the ID register to see that it's a PCI bridge.
     64 	 * If it is, we assume that we can deal with it; it _should_
     65 	 * work in a standardized way...
     66 	 */
     67 	if (PCI_CLASS(pa->pa_class) == PCI_CLASS_BRIDGE &&
     68 	    PCI_SUBCLASS(pa->pa_class) == PCI_SUBCLASS_BRIDGE_PCI)
     69 		return (1);
     70 
     71 	return (0);
     72 }
     73 
     74 static void
     75 ppbattach(struct device *parent, struct device *self, void *aux)
     76 {
     77 	struct ppb_softc *sc = (void *) self;
     78 	struct pci_attach_args *pa = aux;
     79 	pci_chipset_tag_t pc = pa->pa_pc;
     80 	struct pcibus_attach_args pba;
     81 	pcireg_t busdata;
     82 	char devinfo[256];
     83 
     84 	pci_devinfo(pa->pa_id, pa->pa_class, 0, devinfo, sizeof(devinfo));
     85 	aprint_normal(": %s (rev. 0x%02x)\n", devinfo,
     86 	    PCI_REVISION(pa->pa_class));
     87 	aprint_naive("\n");
     88 
     89 	sc->sc_pc = pc;
     90 	sc->sc_tag = pa->pa_tag;
     91 
     92 	busdata = pci_conf_read(pc, pa->pa_tag, PPB_REG_BUSINFO);
     93 
     94 	if (PPB_BUSINFO_SECONDARY(busdata) == 0) {
     95 		aprint_normal("%s: not configured by system firmware\n",
     96 		    self->dv_xname);
     97 		return;
     98 	}
     99 
    100 #if 0
    101 	/*
    102 	 * XXX can't do this, because we're not given our bus number
    103 	 * (we shouldn't need it), and because we've no way to
    104 	 * decompose our tag.
    105 	 */
    106 	/* sanity check. */
    107 	if (pa->pa_bus != PPB_BUSINFO_PRIMARY(busdata))
    108 		panic("ppbattach: bus in tag (%d) != bus in reg (%d)",
    109 		    pa->pa_bus, PPB_BUSINFO_PRIMARY(busdata));
    110 #endif
    111 
    112 	if (pnp_register(self, ppb_power) != PNP_STATUS_SUCCESS)
    113 		aprint_error("%s: couldn't establish power handler\n",
    114 		    device_xname(self));
    115 
    116 	/*
    117 	 * Attach the PCI bus than hangs off of it.
    118 	 *
    119 	 * XXX Don't pass-through Memory Read Multiple.  Should we?
    120 	 * XXX Consult the spec...
    121 	 */
    122 	pba.pba_iot = pa->pa_iot;
    123 	pba.pba_memt = pa->pa_memt;
    124 	pba.pba_dmat = pa->pa_dmat;
    125 	pba.pba_dmat64 = pa->pa_dmat64;
    126 	pba.pba_pc = pc;
    127 	pba.pba_flags = pa->pa_flags & ~PCI_FLAGS_MRM_OKAY;
    128 	pba.pba_bus = PPB_BUSINFO_SECONDARY(busdata);
    129 	pba.pba_bridgetag = &sc->sc_tag;
    130 	pba.pba_intrswiz = pa->pa_intrswiz;
    131 	pba.pba_intrtag = pa->pa_intrtag;
    132 
    133 	config_found_ia(self, "pcibus", &pba, pcibusprint);
    134 }
    135 
    136 static pnp_status_t
    137 ppb_power(device_t dv, pnp_request_t req, void *opaque)
    138 {
    139 	struct ppb_softc *sc;
    140 	pnp_capabilities_t *pcaps;
    141 	pnp_state_t *pstate;
    142 	pcireg_t val;
    143 	int off;
    144 
    145 	sc = (struct ppb_softc *)dv;
    146 	switch (req) {
    147 	case PNP_REQUEST_GET_CAPABILITIES:
    148 		pcaps = opaque;
    149 		pcaps->state = PNP_STATE_D0 | PNP_STATE_D3;
    150 		break;
    151 	case PNP_REQUEST_GET_STATE:
    152 		pstate = opaque;
    153 		*pstate = PNP_STATE_D0; /* XXX */
    154 		break;
    155 	case PNP_REQUEST_SET_STATE:
    156 		pstate = opaque;
    157 		switch (*pstate) {
    158 		case PNP_STATE_D0:
    159 			pci_conf_restore(sc->sc_pc, sc->sc_tag,
    160 			    &sc->sc_pciconf);
    161                         for (off = 0x40; off <= 0xff; off += 4) {
    162 				val = pci_conf_read(sc->sc_pc, sc->sc_tag, off);
    163 				if (val != sc->sc_pciconfext[(off - 0x40) / 4])
    164 					pci_conf_write(sc->sc_pc, sc->sc_tag,
    165 					    off,
    166 					    sc->sc_pciconfext[(off - 0x40)/4]);
    167 			}
    168 			break;
    169 		case PNP_STATE_D3:
    170 			pci_conf_capture(sc->sc_pc, sc->sc_tag,
    171 			    &sc->sc_pciconf);
    172 			for (off = 0x40; off <= 0xff; off += 4)
    173 				sc->sc_pciconfext[(off - 0x40) / 4] =
    174 				    pci_conf_read(sc->sc_pc, sc->sc_tag, off);
    175 			break;
    176 		default:
    177 			return PNP_STATUS_UNSUPPORTED;
    178 		}
    179 		break;
    180 	default:
    181 		return PNP_STATUS_UNSUPPORTED;
    182 	}
    183 
    184 	return PNP_STATUS_SUCCESS;
    185 }
    186 
    187 CFATTACH_DECL(ppb, sizeof(struct ppb_softc),
    188     ppbmatch, ppbattach, NULL, NULL);
    189