Home | History | Annotate | Line # | Download | only in pci
ppbreg.h revision 1.6.154.1
      1  1.6.154.1  pgoyette /*	$NetBSD: ppbreg.h,v 1.6.154.1 2017/05/11 02:58:39 pgoyette Exp $	*/
      2        1.1       cgd 
      3        1.1       cgd /*
      4        1.1       cgd  * Copyright (c) 1996 Christopher G. Demetriou.  All rights reserved.
      5        1.1       cgd  *
      6        1.1       cgd  * Redistribution and use in source and binary forms, with or without
      7        1.1       cgd  * modification, are permitted provided that the following conditions
      8        1.1       cgd  * are met:
      9        1.1       cgd  * 1. Redistributions of source code must retain the above copyright
     10        1.1       cgd  *    notice, this list of conditions and the following disclaimer.
     11        1.1       cgd  * 2. Redistributions in binary form must reproduce the above copyright
     12        1.1       cgd  *    notice, this list of conditions and the following disclaimer in the
     13        1.1       cgd  *    documentation and/or other materials provided with the distribution.
     14        1.1       cgd  * 3. All advertising materials mentioning features or use of this software
     15        1.1       cgd  *    must display the following acknowledgement:
     16        1.1       cgd  *      This product includes software developed by Christopher G. Demetriou
     17        1.1       cgd  *	for the NetBSD Project.
     18        1.1       cgd  * 4. The name of the author may not be used to endorse or promote products
     19        1.1       cgd  *    derived from this software without specific prior written permission
     20        1.1       cgd  *
     21        1.1       cgd  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     22        1.1       cgd  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     23        1.1       cgd  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     24        1.1       cgd  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     25        1.1       cgd  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
     26        1.1       cgd  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
     27        1.1       cgd  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
     28        1.1       cgd  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
     29        1.1       cgd  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
     30        1.1       cgd  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
     31        1.1       cgd  */
     32        1.1       cgd 
     33        1.1       cgd /*
     34        1.1       cgd  * PCI-PCI Bridge chip register definitions and macros.
     35        1.1       cgd  * Derived from information found in the ``PCI to PCI Bridge
     36        1.1       cgd  * Architecture Specification, Revision 1.0, April 5, 1994.''
     37        1.1       cgd  *
     38        1.1       cgd  * XXX much is missing.
     39        1.1       cgd  */
     40        1.1       cgd 
     41        1.1       cgd /*
     42        1.1       cgd  * Register offsets
     43        1.1       cgd  */
     44        1.1       cgd #define	PPB_REG_BASE0		0x10		/* Base Addr Reg. 0 */
     45        1.1       cgd #define	PPB_REG_BASE1		0x14		/* Base Addr Reg. 1 */
     46        1.1       cgd #define	PPB_REG_BUSINFO		0x18		/* Bus information */
     47        1.1       cgd #define	PPB_REG_IOSTATUS	0x1c		/* I/O base+lim & sec stat */
     48        1.1       cgd #define	PPB_REG_MEM		0x20		/* Memory base/limit */
     49        1.1       cgd #define	PPB_REG_PREFMEM		0x24		/* Pref Mem  base/limit */
     50        1.1       cgd #define	PPB_REG_PREFBASE_HI32	0x28		/* Pref Mem base high bits */
     51        1.1       cgd #define	PPB_REG_PREFLIM_HI32	0x2c		/* Pref Mem lim high bits */
     52        1.1       cgd #define	PPB_REG_IO_HI		0x30		/* I/O base+lim high bits */
     53        1.4   thorpej #define	PPB_REG_BRIDGECONTROL	0x3c		/* bridge control register */
     54        1.1       cgd 
     55        1.1       cgd /*
     56        1.1       cgd  * Macros to extract the contents of the "Bus Info" register.
     57        1.1       cgd  */
     58        1.1       cgd #define	PPB_BUSINFO_PRIMARY(bir)					\
     59        1.1       cgd 	    ((bir >>  0) & 0xff)
     60        1.1       cgd #define	PPB_BUSINFO_SECONDARY(bir)					\
     61        1.1       cgd 	    ((bir >>  8) & 0xff)
     62        1.1       cgd #define	PPB_BUSINFO_SUBORDINATE(bir)					\
     63        1.1       cgd 	    ((bir >> 16) & 0xff)
     64        1.1       cgd #define	PPB_BUSINFO_SECLAT(bir)						\
     65        1.1       cgd 	    ((bir >> 24) & 0xff)
     66        1.1       cgd 
     67        1.1       cgd /*
     68        1.1       cgd  * Routine to translate between secondary bus interrupt pin/device number and
     69        1.1       cgd  * primary bus interrupt pin number.
     70        1.1       cgd  */
     71        1.1       cgd #define	PPB_INTERRUPT_SWIZZLE(pin, device)				\
     72        1.1       cgd 	    ((((pin) + (device) - 1) % 4) + 1)
     73        1.3       mcr 
     74        1.3       mcr /*
     75        1.3       mcr  * secondary bus I/O base and limits
     76        1.3       mcr  */
     77        1.3       mcr #define PPB_IOBASE_SHIFT   0
     78        1.3       mcr #define PPB_IOLIMIT_SHIFT  8
     79        1.3       mcr #define PPB_IO_MASK   0xf000
     80        1.3       mcr #define PPB_IO_MIN    4096
     81        1.3       mcr 
     82        1.3       mcr /*
     83        1.3       mcr  * secondary bus memory base and limits
     84        1.3       mcr  */
     85        1.3       mcr #define PPB_MEMBASE_SHIFT  0
     86        1.3       mcr #define PPB_MEMLIMIT_SHIFT 16
     87        1.3       mcr #define PPB_MEM_MASK   0xfff00000
     88        1.3       mcr #define PPB_MEM_SHIFT  16
     89        1.3       mcr #define PPB_MEM_MIN    0x00100000
     90        1.3       mcr 
     91        1.5     perry /*
     92        1.3       mcr  * bridge control register (see table 3.9 of ppb rev. 1.1)
     93        1.4   thorpej  *
     94  1.6.154.1  pgoyette  * Note these are in the *upper* 16 bits of the Bridge Control
     95        1.4   thorpej  * Register (the bottom 16 are Interrupt Line and Interrupt Pin).
     96        1.3       mcr  */
     97        1.4   thorpej #define	PPB_BC_BITBASE			   16
     98        1.3       mcr 
     99        1.4   thorpej #define PPB_BC_PARITYERRORRESPONSE_ENABLE  (1U << (0 + PPB_BC_BITBASE))
    100        1.4   thorpej #define PPB_BC_SERR_ENABLE                 (1U << (1 + PPB_BC_BITBASE))
    101        1.4   thorpej #define PPB_BC_ISA_ENABLE                  (1U << (2 + PPB_BC_BITBASE))
    102        1.4   thorpej #define PPB_BC_VGA_ENABLE                  (1U << (3 + PPB_BC_BITBASE))
    103        1.4   thorpej #define PPB_BC_MASTER_ABORT_MODE           (1U << (5 + PPB_BC_BITBASE))
    104        1.4   thorpej #define PPB_BC_SECONDARY_RESET             (1U << (6 + PPB_BC_BITBASE))
    105        1.4   thorpej #define	PPB_BC_FAST_B2B_ENABLE		   (1U << (7 + PPB_BC_BITBASE))
    106        1.4   thorpej 	/* PCI 2.2 */
    107        1.4   thorpej #define	PPB_BC_PRIMARY_DISCARD_TIMEOUT	   (1U << (8 + PPB_BC_BITBASE))
    108        1.4   thorpej #define	PPB_BC_SECONDARY_DISCARD_TIMEOUT   (1U << (9 + PPB_BC_BITBASE))
    109        1.4   thorpej #define	PPB_BC_DISCARD_TIMER_STATUS	   (1U << (10 + PPB_BC_BITBASE))
    110        1.4   thorpej #define	PPB_BC_DISCARD_TIMER_SERR_ENABLE   (1U << (11 + PPB_BC_BITBASE))
    111