Home | History | Annotate | Line # | Download | only in pci
svreg.h revision 1.4
      1  1.4  christos /*      $NetBSD: svreg.h,v 1.4 2005/12/11 12:22:50 christos Exp $ */
      2  1.1  augustss /*
      3  1.1  augustss  * Copyright (c) 1998 Constantine Paul Sapuntzakis
      4  1.1  augustss  * All rights reserved
      5  1.1  augustss  *
      6  1.1  augustss  * Author: Constantine Paul Sapuntzakis (csapuntz (at) cvs.openbsd.org)
      7  1.1  augustss  *
      8  1.1  augustss  * Redistribution and use in source and binary forms, with or without
      9  1.1  augustss  * modification, are permitted provided that the following conditions
     10  1.1  augustss  * are met:
     11  1.1  augustss  * 1. Redistributions of source code must retain the above copyright
     12  1.1  augustss  *    notice, this list of conditions and the following disclaimer.
     13  1.1  augustss  * 2. Redistributions in binary form must reproduce the above copyright
     14  1.1  augustss  *    notice, this list of conditions and the following disclaimer in the
     15  1.1  augustss  *    documentation and/or other materials provided with the distribution.
     16  1.1  augustss  * 3. The author's name or those of the contributors may be used to
     17  1.3     perry  *    endorse or promote products derived from this software without
     18  1.1  augustss  *    specific prior written permission.
     19  1.1  augustss  *
     20  1.1  augustss  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR(S) AND CONTRIBUTORS
     21  1.1  augustss  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     22  1.1  augustss  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     23  1.1  augustss  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     24  1.1  augustss  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     25  1.1  augustss  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     26  1.1  augustss  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     27  1.1  augustss  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     28  1.1  augustss  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     29  1.1  augustss  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     30  1.1  augustss  * POSSIBILITY OF SUCH DAMAGE.
     31  1.1  augustss  */
     32  1.1  augustss 
     33  1.1  augustss /*
     34  1.1  augustss  * PCI BIOS Configuration area ports
     35  1.1  augustss  */
     36  1.1  augustss 
     37  1.1  augustss enum {
     38  1.1  augustss 	SV_SB_PORTBASE_SLOT = 0x10,
     39  1.1  augustss 	SV_ENHANCED_PORTBASE_SLOT = 0x14,
     40  1.1  augustss 	SV_FM_PORTBASE_SLOT = 0x18,
     41  1.1  augustss 	SV_MIDI_PORTBASE_SLOT = 0x1c,
     42  1.1  augustss 	SV_GAME_PORTBASE_SLOT = 0x20
     43  1.1  augustss };
     44  1.1  augustss 
     45  1.2      kent /*
     46  1.1  augustss  * Enhanced CODEC registers
     47  1.1  augustss  *     These are offset from the base specified in the PCI configuration area
     48  1.1  augustss  */
     49  1.2      kent enum {
     50  1.1  augustss 	SV_CODEC_CONTROL = 0,
     51  1.1  augustss 	SV_CODEC_INTMASK = 1,
     52  1.1  augustss 	SV_CODEC_STATUS = 2,
     53  1.1  augustss 	SV_CODEC_IADDR = 4,
     54  1.1  augustss 	SV_CODEC_IDATA = 5
     55  1.1  augustss };
     56  1.1  augustss 
     57  1.1  augustss /*
     58  1.2      kent  * DMA Configuration register
     59  1.1  augustss  */
     60  1.1  augustss 
     61  1.1  augustss enum {
     62  1.1  augustss 	SV_DMAA_CONFIG_OFF = 0x40,
     63  1.1  augustss 	SV_DMAC_CONFIG_OFF = 0x48
     64  1.1  augustss };
     65  1.1  augustss #define SV_DMAA_SIZE 0x10
     66  1.1  augustss #define SV_DMAA_ALIGN 0x10
     67  1.1  augustss #define SV_DMAC_SIZE 0x10
     68  1.1  augustss #define SV_DMAC_ALIGN 0x10
     69  1.1  augustss 
     70  1.1  augustss enum {
     71  1.1  augustss 	SV_DMA_CHANNEL_ENABLE = 0x1,
     72  1.1  augustss 	SV_DMAA_EXTENDED_ADDR = 0x8,
     73  1.1  augustss 	SV_DMA_PORTBASE_MASK = 0xFFFFFFF0
     74  1.1  augustss };
     75  1.1  augustss 
     76  1.1  augustss 
     77  1.1  augustss enum {
     78  1.1  augustss 	SV_DMA_ADDR0 = 0,
     79  1.1  augustss 	SV_DMA_ADDR1 = 1,
     80  1.1  augustss 	SV_DMA_ADDR2 = 2,
     81  1.1  augustss 	SV_DMA_ADDR3 = 3,
     82  1.1  augustss 	SV_DMA_COUNT0 = 4,
     83  1.1  augustss 	SV_DMA_COUNT1 = 5,
     84  1.1  augustss 	SV_DMA_COUNT2 = 6,
     85  1.1  augustss 	SV_DMA_CMDSTATUS = 8,
     86  1.1  augustss 	SV_DMA_MODE = 0xB,
     87  1.1  augustss 	SV_DMA_MASTERCLEAR = 0xD,
     88  1.1  augustss 	SV_DMA_MASK = 0xF
     89  1.1  augustss };
     90  1.1  augustss 
     91  1.1  augustss 
     92  1.1  augustss /*
     93  1.1  augustss  * DMA Mode (see reg 0xB)
     94  1.1  augustss  */
     95  1.1  augustss 
     96  1.1  augustss enum {
     97  1.1  augustss 	SV_DMA_MODE_IOR_MASK = 0x0C,
     98  1.1  augustss 	SV_DMA_MODE_IOW_MASK = 0x0C,
     99  1.1  augustss 	SV_DMA_MODE_IOR = 0x04,
    100  1.1  augustss 	SV_DMA_MODE_IOW = 0x08,
    101  1.1  augustss 	SV_DMA_MODE_AUTOINIT = 0x10
    102  1.1  augustss };
    103  1.1  augustss 
    104  1.1  augustss enum {
    105  1.1  augustss 	SV_CTL_ENHANCED = 0x01,
    106  1.1  augustss 	SV_CTL_MD1 = 0x04,
    107  1.1  augustss 	SV_CTL_FWS = 0x08,
    108  1.1  augustss 	SV_CTL_INTA = 0x20,
    109  1.1  augustss 	SV_CTL_RESET = 0x80
    110  1.1  augustss };
    111  1.1  augustss 
    112  1.1  augustss enum {
    113  1.1  augustss 	SV_INTMASK_DMAA = 0x1,
    114  1.1  augustss 	SV_INTMASK_DMAC = 0x4,
    115  1.1  augustss 	SV_INTMASK_SINT = 0x8,
    116  1.1  augustss 	SV_INTMASK_UD = 0x40,
    117  1.1  augustss 	SV_INTMASK_MIDI = 0x80
    118  1.1  augustss };
    119  1.1  augustss 
    120  1.1  augustss enum {
    121  1.1  augustss 	SV_INTSTATUS_DMAA = 0x1,
    122  1.1  augustss 	SV_INTSTATUS_DMAC = 0x4,
    123  1.1  augustss 	SV_INTSTATUS_SINT = 0x8,
    124  1.1  augustss 	SV_INTSTATUS_UD = 0x40,
    125  1.1  augustss 	SV_INTSTATUS_MIDI = 0x80
    126  1.1  augustss };
    127  1.1  augustss 
    128  1.2      kent enum {
    129  1.1  augustss 	SV_IADDR_MASK = 0x3f,
    130  1.1  augustss 	SV_IADDR_MCE = 0x40,
    131  1.1  augustss 	/* TRD = DMA Transfer request disable */
    132  1.1  augustss 	SV_IADDR_TRD = 0x80
    133  1.1  augustss };
    134  1.1  augustss 
    135  1.1  augustss 
    136  1.1  augustss enum {
    137  1.1  augustss 	SV_LEFT_ADC_INPUT_CONTROL = 0x0,
    138  1.1  augustss 	SV_RIGHT_ADC_INPUT_CONTROL = 0x1,
    139  1.1  augustss 	SV_LEFT_AUX1_INPUT_CONTROL = 0x2,
    140  1.1  augustss 	SV_RIGHT_AUX1_INPUT_CONTROL = 0x3,
    141  1.1  augustss 	SV_LEFT_CD_INPUT_CONTROL = 0x4,
    142  1.1  augustss 	SV_RIGHT_CD_INPUT_CONTROL = 0x5,
    143  1.1  augustss 	SV_LEFT_LINE_IN_INPUT_CONTROL = 0x6,
    144  1.1  augustss 	SV_RIGHT_LINE_IN_INPUT_CONTROL = 0x7,
    145  1.1  augustss 	SV_MIC_INPUT_CONTROL = 0x8,
    146  1.1  augustss 	SV_GAME_PORT_CONTROL = 0x9,
    147  1.1  augustss 	SV_LEFT_SYNTH_INPUT_CONTROL = 0x0A,
    148  1.1  augustss 	SV_RIGHT_SYNTH_INPUT_CONTROL = 0x0B,
    149  1.1  augustss 	SV_LEFT_AUX2_INPUT_CONTROL = 0x0C,
    150  1.1  augustss 	SV_RIGHT_AUX2_INPUT_CONTROL = 0x0D,
    151  1.1  augustss 	SV_LEFT_MIXER_OUTPUT_CONTROL = 0x0E,
    152  1.1  augustss 	SV_RIGHT_MIXER_OUTPUT_CONTROL = 0x0F,
    153  1.1  augustss 	SV_LEFT_PCM_INPUT_CONTROL = 0x10,
    154  1.1  augustss 	SV_RIGHT_PCM_INPUT_CONTROL = 0x11,
    155  1.1  augustss 	SV_DMA_DATA_FORMAT = 0x12,
    156  1.1  augustss 	SV_PLAY_RECORD_ENABLE = 0x13,
    157  1.1  augustss 	SV_UP_DOWN_CONTROL = 0x14,
    158  1.1  augustss 	SV_REVISION_LEVEL = 0x15,
    159  1.1  augustss 	SV_MONITOR_CONTROL = 0x16,
    160  1.1  augustss 	SV_DMAA_COUNT1 = 0x18,
    161  1.1  augustss 	SV_DMAA_COUNT0 = 0x19,
    162  1.1  augustss 	SV_DMAC_COUNT1 = 0x1C,
    163  1.1  augustss 	SV_DMAC_COUNT0 = 0x1d,
    164  1.1  augustss 	SV_PCM_SAMPLE_RATE_0 = 0x1e,
    165  1.1  augustss 	SV_PCM_SAMPLE_RATE_1 = 0x1f,
    166  1.1  augustss 	SV_SYNTH_SAMPLE_RATE_0 = 0x20,
    167  1.1  augustss 	SV_SYNTH_SAMPLE_RATE_1 = 0x21,
    168  1.1  augustss 	SV_ADC_CLOCK_SOURCE = 0x22,
    169  1.1  augustss 	SV_ADC_ALT_SAMPLE_RATE = 0x23,
    170  1.1  augustss 	SV_ADC_PLL_M = 0x24,
    171  1.1  augustss 	SV_ADC_PLL_N = 0x25,
    172  1.1  augustss 	SV_SYNTH_PLL_M = 0x26,
    173  1.1  augustss 	SV_SYNTH_PLL_N = 0x27,
    174  1.1  augustss 	SV_MPU401 = 0x2A,
    175  1.1  augustss 	SV_DRIVE_CONTROL = 0x2B,
    176  1.1  augustss 	SV_SRS_SPACE_CONTROL = 0x2c,
    177  1.1  augustss 	SV_SRS_CENTER_CONTROL = 0x2d,
    178  1.1  augustss 	SV_WAVETABLE_SOURCE_SELECT = 0x2e,
    179  1.1  augustss 	SV_ANALOG_POWER_DOWN_CONTROL = 0x30,
    180  1.1  augustss 	SV_DIGITAL_POWER_DOWN_CONTROL = 0x31
    181  1.1  augustss };
    182  1.1  augustss 
    183  1.1  augustss enum {
    184  1.1  augustss 	SV_MUTE_BIT = 0x80,
    185  1.1  augustss 	SV_AUX1_MASK = 0x1F,
    186  1.1  augustss 	SV_CD_MASK = 0x1F,
    187  1.1  augustss 	SV_LINE_IN_MASK = 0x1F,
    188  1.1  augustss 	SV_MIC_MASK = 0x0F,
    189  1.1  augustss 	SV_SYNTH_MASK = 0x1F,
    190  1.1  augustss 	SV_AUX2_MASK = 0x1F,
    191  1.1  augustss 	SV_MIXER_OUT_MASK = 0x1F,
    192  1.1  augustss 	SV_PCM_MASK = 0x3F
    193  1.1  augustss };
    194  1.1  augustss 
    195  1.1  augustss enum {
    196  1.1  augustss 	SV_DMAA_STEREO = 0x1,
    197  1.1  augustss 	SV_DMAA_FORMAT16 = 0x2,
    198  1.1  augustss 	SV_DMAC_STEREO = 0x10,
    199  1.1  augustss 	SV_DMAC_FORMAT16 = 0x20
    200  1.1  augustss };
    201  1.1  augustss 
    202  1.1  augustss enum {
    203  1.1  augustss 	SV_PLAY_ENABLE = 0x1,
    204  1.1  augustss 	SV_RECORD_ENABLE = 0x2
    205  1.1  augustss };
    206  1.1  augustss 
    207  1.1  augustss enum {
    208  1.1  augustss 	SV_PLL_R_SHIFT = 5
    209  1.1  augustss };
    210  1.1  augustss 
    211  1.1  augustss /* ADC input source (registers 0 & 1) */
    212  1.1  augustss enum {
    213  1.1  augustss 	SV_REC_SOURCE_MASK = 0xE0,
    214  1.1  augustss 	SV_REC_SOURCE_SHIFT = 5,
    215  1.1  augustss 	SV_MIC_BOOST_BIT = 0x10,
    216  1.1  augustss 	SV_REC_GAIN_MASK = 0x0F,
    217  1.1  augustss 	SV_REC_CD = 1,
    218  1.1  augustss 	SV_REC_DAC = 2,
    219  1.1  augustss 	SV_REC_AUX2 = 3,
    220  1.1  augustss 	SV_REC_LINE = 4,
    221  1.1  augustss 	SV_REC_AUX1 = 5,
    222  1.1  augustss 	SV_REC_MIC = 6,
    223  1.1  augustss 	SV_REC_MIXER = 7
    224  1.1  augustss };
    225  1.1  augustss 
    226  1.1  augustss /* SRS Space control register (reg 0x2C) */
    227  1.1  augustss 
    228  1.1  augustss enum {
    229  1.1  augustss 	SV_SRS_SPACE_ONOFF = 0x80
    230  1.1  augustss };
    231  1.1  augustss 
    232  1.1  augustss enum {
    233  1.1  augustss 	SV_WSS_WT0 = 0x01,
    234  1.1  augustss 	SV_WSS_WT1 = 0x02,
    235  1.1  augustss };
    236