Home | History | Annotate | Line # | Download | only in pci
viaide.c revision 1.11.4.1
      1  1.11.4.1     tron /*	$NetBSD: viaide.c,v 1.11.4.1 2005/04/07 16:11:02 tron Exp $	*/
      2       1.1   bouyer 
      3       1.1   bouyer /*
      4       1.1   bouyer  * Copyright (c) 1999, 2000, 2001 Manuel Bouyer.
      5       1.1   bouyer  *
      6       1.1   bouyer  * Redistribution and use in source and binary forms, with or without
      7       1.1   bouyer  * modification, are permitted provided that the following conditions
      8       1.1   bouyer  * are met:
      9       1.1   bouyer  * 1. Redistributions of source code must retain the above copyright
     10       1.1   bouyer  *    notice, this list of conditions and the following disclaimer.
     11       1.1   bouyer  * 2. Redistributions in binary form must reproduce the above copyright
     12       1.1   bouyer  *    notice, this list of conditions and the following disclaimer in the
     13       1.1   bouyer  *    documentation and/or other materials provided with the distribution.
     14       1.1   bouyer  * 3. All advertising materials mentioning features or use of this software
     15       1.1   bouyer  *    must display the following acknowledgement:
     16       1.1   bouyer  *	This product includes software developed by Manuel Bouyer.
     17       1.1   bouyer  * 4. The name of the author may not be used to endorse or promote products
     18       1.1   bouyer  *    derived from this software without specific prior written permission.
     19       1.1   bouyer  *
     20       1.1   bouyer  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     21       1.1   bouyer  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     22       1.1   bouyer  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     23       1.1   bouyer  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     24       1.1   bouyer  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
     25       1.1   bouyer  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
     26       1.1   bouyer  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
     27       1.1   bouyer  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
     28       1.1   bouyer  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
     29       1.1   bouyer  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
     30       1.1   bouyer  *
     31       1.1   bouyer  */
     32       1.1   bouyer 
     33       1.1   bouyer #include <sys/param.h>
     34       1.1   bouyer #include <sys/systm.h>
     35       1.1   bouyer 
     36       1.1   bouyer #include <dev/pci/pcivar.h>
     37       1.1   bouyer #include <dev/pci/pcidevs.h>
     38       1.1   bouyer #include <dev/pci/pciidereg.h>
     39       1.1   bouyer #include <dev/pci/pciidevar.h>
     40       1.1   bouyer #include <dev/pci/pciide_apollo_reg.h>
     41       1.1   bouyer 
     42       1.5     fvdl static int	via_pcib_match(struct pci_attach_args *);
     43       1.4    enami static void	via_chip_map(struct pciide_softc *, struct pci_attach_args *);
     44       1.4    enami static void	via_sata_chip_map(struct pciide_softc *,
     45       1.4    enami 		    struct pci_attach_args *);
     46       1.8  thorpej static void	via_setup_channel(struct wdc_channel *);
     47       1.4    enami 
     48       1.4    enami static int	viaide_match(struct device *, struct cfdata *, void *);
     49       1.4    enami static void	viaide_attach(struct device *, struct device *, void *);
     50       1.4    enami static const struct pciide_product_desc *
     51       1.4    enami 		viaide_lookup(pcireg_t);
     52       1.1   bouyer 
     53       1.1   bouyer CFATTACH_DECL(viaide, sizeof(struct pciide_softc),
     54       1.1   bouyer     viaide_match, viaide_attach, NULL, NULL);
     55       1.1   bouyer 
     56       1.2  thorpej static const struct pciide_product_desc pciide_amd_products[] =  {
     57       1.1   bouyer 	{ PCI_PRODUCT_AMD_PBC756_IDE,
     58       1.1   bouyer 	  0,
     59       1.1   bouyer 	  "Advanced Micro Devices AMD756 IDE Controller",
     60       1.1   bouyer 	  via_chip_map
     61       1.1   bouyer 	},
     62       1.1   bouyer 	{ PCI_PRODUCT_AMD_PBC766_IDE,
     63       1.1   bouyer 	  0,
     64       1.1   bouyer 	  "Advanced Micro Devices AMD766 IDE Controller",
     65       1.1   bouyer 	  via_chip_map
     66       1.1   bouyer 	},
     67       1.1   bouyer 	{ PCI_PRODUCT_AMD_PBC768_IDE,
     68       1.1   bouyer 	  0,
     69       1.1   bouyer 	  "Advanced Micro Devices AMD768 IDE Controller",
     70       1.1   bouyer 	  via_chip_map
     71       1.1   bouyer 	},
     72       1.1   bouyer 	{ PCI_PRODUCT_AMD_PBC8111_IDE,
     73       1.1   bouyer 	  0,
     74       1.1   bouyer 	  "Advanced Micro Devices AMD8111 IDE Controller",
     75       1.1   bouyer 	  via_chip_map
     76       1.1   bouyer 	},
     77       1.1   bouyer 	{ 0,
     78       1.1   bouyer 	  0,
     79       1.1   bouyer 	  NULL,
     80       1.1   bouyer 	  NULL
     81       1.1   bouyer 	}
     82       1.1   bouyer };
     83       1.1   bouyer 
     84       1.2  thorpej static const struct pciide_product_desc pciide_nvidia_products[] = {
     85       1.1   bouyer 	{ PCI_PRODUCT_NVIDIA_NFORCE_ATA100,
     86       1.1   bouyer 	  0,
     87       1.1   bouyer 	  "NVIDIA nForce IDE Controller",
     88       1.1   bouyer 	  via_chip_map
     89       1.1   bouyer 	},
     90       1.1   bouyer 	{ PCI_PRODUCT_NVIDIA_NFORCE2_ATA133,
     91       1.1   bouyer 	  0,
     92       1.1   bouyer 	  "NVIDIA nForce2 IDE Controller",
     93       1.1   bouyer 	  via_chip_map
     94       1.1   bouyer 	},
     95      1.10     fvdl 	{ PCI_PRODUCT_NVIDIA_NFORCE3_ATA133,
     96      1.10     fvdl 	  0,
     97      1.10     fvdl 	  "NVIDIA nForce3 IDE Controller",
     98      1.10     fvdl 	  via_chip_map
     99      1.10     fvdl 	},
    100  1.11.4.1     tron 	{ PCI_PRODUCT_NVIDIA_NFORCE3_250_ATA133,
    101  1.11.4.1     tron 	  0,
    102  1.11.4.1     tron 	  "NVIDIA nForce3 250 IDE Controller",
    103  1.11.4.1     tron 	  via_chip_map
    104  1.11.4.1     tron 	},
    105  1.11.4.1     tron 	{ PCI_PRODUCT_NVIDIA_NFORCE3_250_SATA,
    106  1.11.4.1     tron 	  0,
    107  1.11.4.1     tron 	  "NVIDIA nForce3 250 Serial ATA Controller",
    108  1.11.4.1     tron 	  via_sata_chip_map
    109  1.11.4.1     tron 	},
    110       1.1   bouyer 	{ 0,
    111       1.1   bouyer 	  0,
    112       1.1   bouyer 	  NULL,
    113       1.1   bouyer 	  NULL
    114       1.1   bouyer 	}
    115       1.1   bouyer };
    116       1.1   bouyer 
    117       1.2  thorpej static const struct pciide_product_desc pciide_via_products[] =  {
    118       1.1   bouyer 	{ PCI_PRODUCT_VIATECH_VT82C586_IDE,
    119       1.1   bouyer 	  0,
    120       1.1   bouyer 	  NULL,
    121       1.1   bouyer 	  via_chip_map,
    122       1.1   bouyer 	 },
    123       1.1   bouyer 	{ PCI_PRODUCT_VIATECH_VT82C586A_IDE,
    124       1.1   bouyer 	  0,
    125       1.1   bouyer 	  NULL,
    126       1.1   bouyer 	  via_chip_map,
    127       1.1   bouyer 	},
    128       1.1   bouyer 	{ PCI_PRODUCT_VIATECH_VT8237_SATA,
    129       1.6  mycroft 	  0,
    130       1.1   bouyer 	  "VIA Technologies VT8237 SATA Controller",
    131       1.1   bouyer 	  via_sata_chip_map,
    132       1.1   bouyer 	},
    133       1.1   bouyer 	{ 0,
    134       1.1   bouyer 	  0,
    135       1.1   bouyer 	  NULL,
    136       1.1   bouyer 	  NULL
    137       1.1   bouyer 	}
    138       1.1   bouyer };
    139       1.1   bouyer 
    140       1.4    enami static const struct pciide_product_desc *
    141       1.4    enami viaide_lookup(pcireg_t id)
    142       1.4    enami {
    143       1.4    enami 
    144       1.4    enami 	switch (PCI_VENDOR(id)) {
    145       1.4    enami 	case PCI_VENDOR_VIATECH:
    146       1.4    enami 		return (pciide_lookup_product(id, pciide_via_products));
    147       1.4    enami 
    148       1.4    enami 	case PCI_VENDOR_AMD:
    149       1.4    enami 		return (pciide_lookup_product(id, pciide_amd_products));
    150       1.4    enami 
    151       1.4    enami 	case PCI_VENDOR_NVIDIA:
    152       1.4    enami 		return (pciide_lookup_product(id, pciide_nvidia_products));
    153       1.4    enami 	}
    154       1.4    enami 	return (NULL);
    155       1.4    enami }
    156       1.4    enami 
    157       1.2  thorpej static int
    158       1.2  thorpej viaide_match(struct device *parent, struct cfdata *match, void *aux)
    159       1.1   bouyer {
    160       1.1   bouyer 	struct pci_attach_args *pa = aux;
    161       1.1   bouyer 
    162       1.4    enami 	if (viaide_lookup(pa->pa_id) != NULL)
    163       1.4    enami 		return (2);
    164       1.1   bouyer 	return (0);
    165       1.1   bouyer }
    166       1.1   bouyer 
    167       1.2  thorpej static void
    168       1.2  thorpej viaide_attach(struct device *parent, struct device *self, void *aux)
    169       1.1   bouyer {
    170       1.1   bouyer 	struct pci_attach_args *pa = aux;
    171       1.1   bouyer 	struct pciide_softc *sc = (struct pciide_softc *)self;
    172       1.4    enami 	const struct pciide_product_desc *pp;
    173       1.1   bouyer 
    174       1.4    enami 	pp = viaide_lookup(pa->pa_id);
    175       1.1   bouyer 	if (pp == NULL)
    176       1.1   bouyer 		panic("viaide_attach");
    177       1.1   bouyer 	pciide_common_attach(sc, pa, pp);
    178       1.1   bouyer }
    179       1.1   bouyer 
    180       1.5     fvdl static int
    181       1.5     fvdl via_pcib_match(struct pci_attach_args *pa)
    182       1.5     fvdl {
    183       1.5     fvdl 	if (PCI_CLASS(pa->pa_class) == PCI_CLASS_BRIDGE &&
    184       1.5     fvdl 	    PCI_SUBCLASS(pa->pa_class) == PCI_SUBCLASS_BRIDGE_ISA &&
    185       1.5     fvdl 	    PCI_VENDOR(pa->pa_id) == PCI_VENDOR_VIATECH)
    186       1.5     fvdl 		return (1);
    187       1.5     fvdl 	return 0;
    188       1.5     fvdl }
    189       1.5     fvdl 
    190       1.2  thorpej static void
    191       1.2  thorpej via_chip_map(struct pciide_softc *sc, struct pci_attach_args *pa)
    192       1.1   bouyer {
    193       1.1   bouyer 	struct pciide_channel *cp;
    194       1.1   bouyer 	pcireg_t interface = PCI_INTERFACE(pa->pa_class);
    195       1.1   bouyer 	pcireg_t vendor = PCI_VENDOR(pa->pa_id);
    196       1.1   bouyer 	int channel;
    197       1.1   bouyer 	u_int32_t ideconf;
    198       1.1   bouyer 	bus_size_t cmdsize, ctlsize;
    199       1.1   bouyer 	pcireg_t pcib_id, pcib_class;
    200       1.5     fvdl 	struct pci_attach_args pcib_pa;
    201       1.1   bouyer 
    202       1.1   bouyer 	if (pciide_chipen(sc, pa) == 0)
    203       1.1   bouyer 		return;
    204       1.1   bouyer 
    205       1.3    enami 	switch (vendor) {
    206       1.1   bouyer 	case PCI_VENDOR_VIATECH:
    207       1.1   bouyer 		/*
    208       1.5     fvdl 		 * get a PCI tag for the ISA bridge.
    209       1.1   bouyer 		 */
    210       1.5     fvdl 		if (pci_enumerate_bus(
    211       1.5     fvdl 		    (struct pci_softc *)sc->sc_wdcdev.sc_dev.dv_parent,
    212       1.5     fvdl 		    via_pcib_match, &pcib_pa) == 0)
    213       1.5     fvdl 			goto unknown;
    214       1.5     fvdl 		pcib_id = pcib_pa.pa_id;
    215       1.5     fvdl 		pcib_class = pcib_pa.pa_class;
    216       1.1   bouyer 		aprint_normal("%s: VIA Technologies ",
    217       1.1   bouyer 		    sc->sc_wdcdev.sc_dev.dv_xname);
    218       1.1   bouyer 		switch (PCI_PRODUCT(pcib_id)) {
    219       1.1   bouyer 		case PCI_PRODUCT_VIATECH_VT82C586_ISA:
    220       1.1   bouyer 			aprint_normal("VT82C586 (Apollo VP) ");
    221       1.1   bouyer 			if(PCI_REVISION(pcib_class) >= 0x02) {
    222       1.1   bouyer 				aprint_normal("ATA33 controller\n");
    223       1.1   bouyer 				sc->sc_wdcdev.UDMA_cap = 2;
    224       1.1   bouyer 			} else {
    225       1.1   bouyer 				aprint_normal("controller\n");
    226       1.1   bouyer 				sc->sc_wdcdev.UDMA_cap = 0;
    227       1.1   bouyer 			}
    228       1.1   bouyer 			break;
    229       1.1   bouyer 		case PCI_PRODUCT_VIATECH_VT82C596A:
    230       1.1   bouyer 			aprint_normal("VT82C596A (Apollo Pro) ");
    231       1.1   bouyer 			if (PCI_REVISION(pcib_class) >= 0x12) {
    232       1.1   bouyer 				aprint_normal("ATA66 controller\n");
    233       1.1   bouyer 				sc->sc_wdcdev.UDMA_cap = 4;
    234       1.1   bouyer 			} else {
    235       1.1   bouyer 				aprint_normal("ATA33 controller\n");
    236       1.1   bouyer 				sc->sc_wdcdev.UDMA_cap = 2;
    237       1.1   bouyer 			}
    238       1.1   bouyer 			break;
    239       1.1   bouyer 		case PCI_PRODUCT_VIATECH_VT82C686A_ISA:
    240       1.1   bouyer 			aprint_normal("VT82C686A (Apollo KX133) ");
    241       1.1   bouyer 			if (PCI_REVISION(pcib_class) >= 0x40) {
    242       1.1   bouyer 				aprint_normal("ATA100 controller\n");
    243       1.1   bouyer 				sc->sc_wdcdev.UDMA_cap = 5;
    244       1.1   bouyer 			} else {
    245       1.1   bouyer 				aprint_normal("ATA66 controller\n");
    246       1.1   bouyer 				sc->sc_wdcdev.UDMA_cap = 4;
    247       1.1   bouyer 			}
    248       1.1   bouyer 			break;
    249       1.1   bouyer 		case PCI_PRODUCT_VIATECH_VT8231:
    250       1.1   bouyer 			aprint_normal("VT8231 ATA100 controller\n");
    251       1.1   bouyer 			sc->sc_wdcdev.UDMA_cap = 5;
    252       1.1   bouyer 			break;
    253       1.1   bouyer 		case PCI_PRODUCT_VIATECH_VT8233:
    254       1.1   bouyer 			aprint_normal("VT8233 ATA100 controller\n");
    255       1.1   bouyer 			sc->sc_wdcdev.UDMA_cap = 5;
    256       1.1   bouyer 			break;
    257       1.1   bouyer 		case PCI_PRODUCT_VIATECH_VT8233A:
    258       1.1   bouyer 			aprint_normal("VT8233A ATA133 controller\n");
    259       1.1   bouyer 			sc->sc_wdcdev.UDMA_cap = 6;
    260       1.1   bouyer 			break;
    261       1.1   bouyer 		case PCI_PRODUCT_VIATECH_VT8235:
    262       1.1   bouyer 			aprint_normal("VT8235 ATA133 controller\n");
    263       1.1   bouyer 			sc->sc_wdcdev.UDMA_cap = 6;
    264       1.1   bouyer 			break;
    265       1.5     fvdl 		case PCI_PRODUCT_VIATECH_VT8237:
    266       1.1   bouyer 			aprint_normal("VT8237 ATA133 controller\n");
    267       1.1   bouyer 			sc->sc_wdcdev.UDMA_cap = 6;
    268       1.1   bouyer 			break;
    269       1.1   bouyer 		default:
    270       1.5     fvdl unknown:
    271       1.1   bouyer 			aprint_normal("unknown VIA ATA controller\n");
    272       1.1   bouyer 			sc->sc_wdcdev.UDMA_cap = 0;
    273       1.1   bouyer 		}
    274       1.1   bouyer 		sc->sc_apo_regbase = APO_VIA_REGBASE;
    275       1.1   bouyer 		break;
    276       1.1   bouyer 	case PCI_VENDOR_AMD:
    277       1.1   bouyer 		switch (sc->sc_pp->ide_product) {
    278      1.11   bouyer 		case PCI_PRODUCT_AMD_PBC8111_IDE:
    279      1.11   bouyer 			sc->sc_wdcdev.UDMA_cap = 6;
    280      1.11   bouyer 			break;
    281       1.1   bouyer 		case PCI_PRODUCT_AMD_PBC766_IDE:
    282       1.1   bouyer 		case PCI_PRODUCT_AMD_PBC768_IDE:
    283       1.1   bouyer 			sc->sc_wdcdev.UDMA_cap = 5;
    284       1.1   bouyer 			break;
    285       1.1   bouyer 		default:
    286       1.1   bouyer 			sc->sc_wdcdev.UDMA_cap = 4;
    287       1.1   bouyer 		}
    288       1.1   bouyer 		sc->sc_apo_regbase = APO_AMD_REGBASE;
    289       1.1   bouyer 		break;
    290       1.1   bouyer 	case PCI_VENDOR_NVIDIA:
    291       1.1   bouyer 		switch (sc->sc_pp->ide_product) {
    292       1.1   bouyer 		case PCI_PRODUCT_NVIDIA_NFORCE_ATA100:
    293       1.1   bouyer 			sc->sc_wdcdev.UDMA_cap = 5;
    294       1.1   bouyer 			break;
    295       1.1   bouyer 		case PCI_PRODUCT_NVIDIA_NFORCE2_ATA133:
    296       1.5     fvdl 		case PCI_PRODUCT_NVIDIA_NFORCE3_ATA133:
    297  1.11.4.1     tron 		case PCI_PRODUCT_NVIDIA_NFORCE3_250_ATA133:
    298       1.1   bouyer 			sc->sc_wdcdev.UDMA_cap = 6;
    299       1.1   bouyer 			break;
    300       1.1   bouyer 		}
    301       1.1   bouyer 		sc->sc_apo_regbase = APO_NVIDIA_REGBASE;
    302       1.1   bouyer 		break;
    303       1.1   bouyer 	default:
    304       1.1   bouyer 		panic("via_chip_map: unknown vendor");
    305       1.1   bouyer 	}
    306       1.3    enami 
    307       1.1   bouyer 	aprint_normal("%s: bus-master DMA support present",
    308       1.1   bouyer 	    sc->sc_wdcdev.sc_dev.dv_xname);
    309       1.1   bouyer 	pciide_mapreg_dma(sc, pa);
    310       1.1   bouyer 	aprint_normal("\n");
    311       1.1   bouyer 	sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
    312       1.1   bouyer 	    WDC_CAPABILITY_MODE;
    313       1.1   bouyer 	if (sc->sc_dma_ok) {
    314       1.1   bouyer 		sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_IRQACK;
    315       1.1   bouyer 		sc->sc_wdcdev.irqack = pciide_irqack;
    316       1.1   bouyer 		if (sc->sc_wdcdev.UDMA_cap > 0)
    317       1.1   bouyer 			sc->sc_wdcdev.cap |= WDC_CAPABILITY_UDMA;
    318       1.1   bouyer 	}
    319       1.1   bouyer 	sc->sc_wdcdev.PIO_cap = 4;
    320       1.1   bouyer 	sc->sc_wdcdev.DMA_cap = 2;
    321       1.1   bouyer 	sc->sc_wdcdev.set_modes = via_setup_channel;
    322       1.1   bouyer 	sc->sc_wdcdev.channels = sc->wdc_chanarray;
    323       1.1   bouyer 	sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
    324       1.1   bouyer 
    325       1.1   bouyer 	WDCDEBUG_PRINT(("via_chip_map: old APO_IDECONF=0x%x, "
    326       1.1   bouyer 	    "APO_CTLMISC=0x%x, APO_DATATIM=0x%x, APO_UDMA=0x%x\n",
    327       1.1   bouyer 	    pci_conf_read(sc->sc_pc, sc->sc_tag, APO_IDECONF(sc)),
    328       1.1   bouyer 	    pci_conf_read(sc->sc_pc, sc->sc_tag, APO_CTLMISC(sc)),
    329       1.1   bouyer 	    pci_conf_read(sc->sc_pc, sc->sc_tag, APO_DATATIM(sc)),
    330       1.1   bouyer 	    pci_conf_read(sc->sc_pc, sc->sc_tag, APO_UDMA(sc))),
    331       1.1   bouyer 	    DEBUG_PROBE);
    332       1.1   bouyer 
    333       1.1   bouyer 	ideconf = pci_conf_read(sc->sc_pc, sc->sc_tag, APO_IDECONF(sc));
    334       1.1   bouyer 	for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
    335       1.1   bouyer 		cp = &sc->pciide_channels[channel];
    336       1.1   bouyer 		if (pciide_chansetup(sc, channel, interface) == 0)
    337       1.1   bouyer 			continue;
    338       1.1   bouyer 
    339       1.1   bouyer 		if ((ideconf & APO_IDECONF_EN(channel)) == 0) {
    340       1.1   bouyer 			aprint_normal("%s: %s channel ignored (disabled)\n",
    341       1.1   bouyer 			    sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
    342       1.1   bouyer 			cp->wdc_channel.ch_flags |= WDCF_DISABLED;
    343       1.1   bouyer 			continue;
    344       1.1   bouyer 		}
    345       1.1   bouyer 		pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize,
    346       1.1   bouyer 		    pciide_pci_intr);
    347       1.1   bouyer 	}
    348       1.1   bouyer }
    349       1.1   bouyer 
    350       1.2  thorpej static void
    351       1.8  thorpej via_setup_channel(struct wdc_channel *chp)
    352       1.1   bouyer {
    353       1.1   bouyer 	u_int32_t udmatim_reg, datatim_reg;
    354       1.1   bouyer 	u_int8_t idedma_ctl;
    355       1.1   bouyer 	int mode, drive;
    356       1.1   bouyer 	struct ata_drive_datas *drvp;
    357       1.1   bouyer 	struct pciide_channel *cp = (struct pciide_channel*)chp;
    358       1.9  thorpej 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.ch_wdc;
    359       1.9  thorpej 	struct wdc_softc *wdc = &sc->sc_wdcdev;
    360       1.1   bouyer #ifndef PCIIDE_AMD756_ENABLEDMA
    361       1.1   bouyer 	int rev = PCI_REVISION(
    362       1.1   bouyer 	    pci_conf_read(sc->sc_pc, sc->sc_tag, PCI_CLASS_REG));
    363       1.1   bouyer #endif
    364       1.1   bouyer 
    365       1.1   bouyer 	idedma_ctl = 0;
    366       1.1   bouyer 	datatim_reg = pci_conf_read(sc->sc_pc, sc->sc_tag, APO_DATATIM(sc));
    367       1.1   bouyer 	udmatim_reg = pci_conf_read(sc->sc_pc, sc->sc_tag, APO_UDMA(sc));
    368       1.9  thorpej 	datatim_reg &= ~APO_DATATIM_MASK(chp->ch_channel);
    369       1.9  thorpej 	udmatim_reg &= ~APO_UDMA_MASK(chp->ch_channel);
    370       1.1   bouyer 
    371       1.1   bouyer 	/* setup DMA if needed */
    372       1.1   bouyer 	pciide_channel_dma_setup(cp);
    373       1.1   bouyer 
    374       1.1   bouyer 	for (drive = 0; drive < 2; drive++) {
    375       1.1   bouyer 		drvp = &chp->ch_drive[drive];
    376       1.1   bouyer 		/* If no drive, skip */
    377       1.1   bouyer 		if ((drvp->drive_flags & DRIVE) == 0)
    378       1.1   bouyer 			continue;
    379       1.1   bouyer 		/* add timing values, setup DMA if needed */
    380       1.1   bouyer 		if (((drvp->drive_flags & DRIVE_DMA) == 0 &&
    381       1.1   bouyer 		    (drvp->drive_flags & DRIVE_UDMA) == 0)) {
    382       1.1   bouyer 			mode = drvp->PIO_mode;
    383       1.1   bouyer 			goto pio;
    384       1.1   bouyer 		}
    385       1.9  thorpej 		if ((wdc->cap & WDC_CAPABILITY_UDMA) &&
    386       1.1   bouyer 		    (drvp->drive_flags & DRIVE_UDMA)) {
    387       1.1   bouyer 			/* use Ultra/DMA */
    388       1.1   bouyer 			drvp->drive_flags &= ~DRIVE_DMA;
    389       1.9  thorpej 			udmatim_reg |= APO_UDMA_EN(chp->ch_channel, drive) |
    390       1.9  thorpej 			    APO_UDMA_EN_MTH(chp->ch_channel, drive);
    391       1.3    enami 			switch (PCI_VENDOR(sc->sc_pci_id)) {
    392       1.1   bouyer 			case PCI_VENDOR_VIATECH:
    393       1.1   bouyer 				if (sc->sc_wdcdev.UDMA_cap == 6) {
    394       1.1   bouyer 					/* 8233a */
    395       1.1   bouyer 					udmatim_reg |= APO_UDMA_TIME(
    396       1.9  thorpej 					    chp->ch_channel,
    397       1.1   bouyer 					    drive,
    398       1.1   bouyer 					    via_udma133_tim[drvp->UDMA_mode]);
    399       1.1   bouyer 				} else if (sc->sc_wdcdev.UDMA_cap == 5) {
    400       1.1   bouyer 					/* 686b */
    401       1.1   bouyer 					udmatim_reg |= APO_UDMA_TIME(
    402       1.9  thorpej 					    chp->ch_channel,
    403       1.1   bouyer 					    drive,
    404       1.1   bouyer 					    via_udma100_tim[drvp->UDMA_mode]);
    405       1.1   bouyer 				} else if (sc->sc_wdcdev.UDMA_cap == 4) {
    406       1.1   bouyer 					/* 596b or 686a */
    407       1.1   bouyer 					udmatim_reg |= APO_UDMA_CLK66(
    408       1.9  thorpej 					    chp->ch_channel);
    409       1.1   bouyer 					udmatim_reg |= APO_UDMA_TIME(
    410       1.9  thorpej 					    chp->ch_channel,
    411       1.1   bouyer 					    drive,
    412       1.1   bouyer 					    via_udma66_tim[drvp->UDMA_mode]);
    413       1.1   bouyer 				} else {
    414       1.1   bouyer 					/* 596a or 586b */
    415       1.1   bouyer 					udmatim_reg |= APO_UDMA_TIME(
    416       1.9  thorpej 					    chp->ch_channel,
    417       1.1   bouyer 					    drive,
    418       1.1   bouyer 					    via_udma33_tim[drvp->UDMA_mode]);
    419       1.1   bouyer 				}
    420       1.1   bouyer 				break;
    421       1.1   bouyer 			case PCI_VENDOR_AMD:
    422       1.1   bouyer 			case PCI_VENDOR_NVIDIA:
    423       1.9  thorpej 				udmatim_reg |= APO_UDMA_TIME(chp->ch_channel,
    424       1.1   bouyer 				    drive, amd7x6_udma_tim[drvp->UDMA_mode]);
    425       1.1   bouyer 				 break;
    426       1.1   bouyer 			}
    427       1.1   bouyer 			/* can use PIO timings, MW DMA unused */
    428       1.1   bouyer 			mode = drvp->PIO_mode;
    429       1.1   bouyer 		} else {
    430       1.1   bouyer 			/* use Multiword DMA, but only if revision is OK */
    431       1.1   bouyer 			drvp->drive_flags &= ~DRIVE_UDMA;
    432       1.1   bouyer #ifndef PCIIDE_AMD756_ENABLEDMA
    433       1.1   bouyer 			/*
    434       1.1   bouyer 			 * The workaround doesn't seem to be necessary
    435       1.1   bouyer 			 * with all drives, so it can be disabled by
    436       1.1   bouyer 			 * PCIIDE_AMD756_ENABLEDMA. It causes a hard hang if
    437       1.1   bouyer 			 * triggered.
    438       1.1   bouyer 			 */
    439       1.1   bouyer 			if (PCI_VENDOR(sc->sc_pci_id) == PCI_VENDOR_AMD &&
    440       1.1   bouyer 			    sc->sc_pp->ide_product ==
    441       1.3    enami 			    PCI_PRODUCT_AMD_PBC756_IDE &&
    442       1.1   bouyer 			    AMD756_CHIPREV_DISABLEDMA(rev)) {
    443       1.1   bouyer 				aprint_normal(
    444       1.1   bouyer 				    "%s:%d:%d: multi-word DMA disabled due "
    445       1.1   bouyer 				    "to chip revision\n",
    446       1.1   bouyer 				    sc->sc_wdcdev.sc_dev.dv_xname,
    447       1.9  thorpej 				    chp->ch_channel, drive);
    448       1.1   bouyer 				mode = drvp->PIO_mode;
    449       1.1   bouyer 				drvp->drive_flags &= ~DRIVE_DMA;
    450       1.1   bouyer 				goto pio;
    451       1.1   bouyer 			}
    452       1.1   bouyer #endif
    453       1.1   bouyer 			/* mode = min(pio, dma+2) */
    454       1.3    enami 			if (drvp->PIO_mode <= (drvp->DMA_mode + 2))
    455       1.1   bouyer 				mode = drvp->PIO_mode;
    456       1.1   bouyer 			else
    457       1.1   bouyer 				mode = drvp->DMA_mode + 2;
    458       1.1   bouyer 		}
    459       1.1   bouyer 		idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
    460       1.1   bouyer 
    461       1.1   bouyer pio:		/* setup PIO mode */
    462       1.1   bouyer 		if (mode <= 2) {
    463       1.1   bouyer 			drvp->DMA_mode = 0;
    464       1.1   bouyer 			drvp->PIO_mode = 0;
    465       1.1   bouyer 			mode = 0;
    466       1.1   bouyer 		} else {
    467       1.1   bouyer 			drvp->PIO_mode = mode;
    468       1.1   bouyer 			drvp->DMA_mode = mode - 2;
    469       1.1   bouyer 		}
    470       1.1   bouyer 		datatim_reg |=
    471       1.9  thorpej 		    APO_DATATIM_PULSE(chp->ch_channel, drive,
    472       1.1   bouyer 			apollo_pio_set[mode]) |
    473       1.9  thorpej 		    APO_DATATIM_RECOV(chp->ch_channel, drive,
    474       1.1   bouyer 			apollo_pio_rec[mode]);
    475       1.1   bouyer 	}
    476       1.1   bouyer 	if (idedma_ctl != 0) {
    477       1.1   bouyer 		/* Add software bits in status register */
    478       1.7     fvdl 		bus_space_write_1(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CTL], 0,
    479       1.1   bouyer 		    idedma_ctl);
    480       1.1   bouyer 	}
    481       1.1   bouyer 	pci_conf_write(sc->sc_pc, sc->sc_tag, APO_DATATIM(sc), datatim_reg);
    482       1.1   bouyer 	pci_conf_write(sc->sc_pc, sc->sc_tag, APO_UDMA(sc), udmatim_reg);
    483       1.1   bouyer 	WDCDEBUG_PRINT(("via_chip_map: APO_DATATIM=0x%x, APO_UDMA=0x%x\n",
    484       1.1   bouyer 	    pci_conf_read(sc->sc_pc, sc->sc_tag, APO_DATATIM(sc)),
    485       1.1   bouyer 	    pci_conf_read(sc->sc_pc, sc->sc_tag, APO_UDMA(sc))), DEBUG_PROBE);
    486       1.1   bouyer }
    487       1.1   bouyer 
    488       1.2  thorpej static void
    489       1.2  thorpej via_sata_chip_map(struct pciide_softc *sc, struct pci_attach_args *pa)
    490       1.1   bouyer {
    491       1.1   bouyer 	struct pciide_channel *cp;
    492       1.1   bouyer 	pcireg_t interface = PCI_INTERFACE(pa->pa_class);
    493       1.1   bouyer 	int channel;
    494       1.1   bouyer 	bus_size_t cmdsize, ctlsize;
    495       1.1   bouyer 
    496       1.1   bouyer 	if (pciide_chipen(sc, pa) == 0)
    497       1.1   bouyer 		return;
    498       1.1   bouyer 
    499       1.3    enami 	if (interface == 0) {
    500       1.1   bouyer 		WDCDEBUG_PRINT(("via_sata_chip_map interface == 0\n"),
    501       1.3    enami 		    DEBUG_PROBE);
    502       1.1   bouyer 		interface = PCIIDE_INTERFACE_BUS_MASTER_DMA |
    503       1.3    enami 		    PCIIDE_INTERFACE_PCI(0) | PCIIDE_INTERFACE_PCI(1);
    504       1.1   bouyer 	}
    505       1.1   bouyer 
    506       1.1   bouyer 	aprint_normal("%s: bus-master DMA support present",
    507       1.3    enami 	    sc->sc_wdcdev.sc_dev.dv_xname);
    508       1.1   bouyer 	pciide_mapreg_dma(sc, pa);
    509       1.1   bouyer 	aprint_normal("\n");
    510       1.1   bouyer 
    511       1.1   bouyer 	if (sc->sc_dma_ok) {
    512       1.3    enami 		sc->sc_wdcdev.cap |= WDC_CAPABILITY_UDMA | WDC_CAPABILITY_DMA |
    513       1.3    enami 		    WDC_CAPABILITY_IRQACK;
    514       1.1   bouyer 		sc->sc_wdcdev.irqack = pciide_irqack;
    515       1.1   bouyer 	}
    516       1.1   bouyer 	sc->sc_wdcdev.PIO_cap = 4;
    517       1.1   bouyer 	sc->sc_wdcdev.DMA_cap = 2;
    518       1.1   bouyer 	sc->sc_wdcdev.UDMA_cap = 6;
    519       1.1   bouyer 
    520       1.1   bouyer 	sc->sc_wdcdev.channels = sc->wdc_chanarray;
    521       1.1   bouyer 	sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
    522       1.1   bouyer 	sc->sc_wdcdev.cap |= WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
    523       1.3    enami 	    WDC_CAPABILITY_MODE;
    524       1.1   bouyer 	sc->sc_wdcdev.set_modes = sata_setup_channel;
    525       1.1   bouyer 
    526       1.1   bouyer 	for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
    527       1.1   bouyer 		cp = &sc->pciide_channels[channel];
    528       1.1   bouyer 		if (pciide_chansetup(sc, channel, interface) == 0)
    529       1.1   bouyer 			continue;
    530       1.1   bouyer 		pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize,
    531       1.3    enami 		    pciide_pci_intr);
    532       1.1   bouyer 	}
    533       1.1   bouyer }
    534