viaide.c revision 1.12.2.7 1 1.12.2.7 skrll /* $NetBSD: viaide.c,v 1.12.2.7 2005/01/17 19:31:26 skrll Exp $ */
2 1.12.2.2 skrll
3 1.12.2.2 skrll /*
4 1.12.2.2 skrll * Copyright (c) 1999, 2000, 2001 Manuel Bouyer.
5 1.12.2.2 skrll *
6 1.12.2.2 skrll * Redistribution and use in source and binary forms, with or without
7 1.12.2.2 skrll * modification, are permitted provided that the following conditions
8 1.12.2.2 skrll * are met:
9 1.12.2.2 skrll * 1. Redistributions of source code must retain the above copyright
10 1.12.2.2 skrll * notice, this list of conditions and the following disclaimer.
11 1.12.2.2 skrll * 2. Redistributions in binary form must reproduce the above copyright
12 1.12.2.2 skrll * notice, this list of conditions and the following disclaimer in the
13 1.12.2.2 skrll * documentation and/or other materials provided with the distribution.
14 1.12.2.2 skrll * 3. All advertising materials mentioning features or use of this software
15 1.12.2.2 skrll * must display the following acknowledgement:
16 1.12.2.2 skrll * This product includes software developed by Manuel Bouyer.
17 1.12.2.2 skrll * 4. The name of the author may not be used to endorse or promote products
18 1.12.2.2 skrll * derived from this software without specific prior written permission.
19 1.12.2.2 skrll *
20 1.12.2.2 skrll * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
21 1.12.2.2 skrll * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
22 1.12.2.2 skrll * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
23 1.12.2.2 skrll * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
24 1.12.2.2 skrll * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
25 1.12.2.2 skrll * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
26 1.12.2.2 skrll * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
27 1.12.2.2 skrll * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
28 1.12.2.2 skrll * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
29 1.12.2.2 skrll * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
30 1.12.2.2 skrll *
31 1.12.2.2 skrll */
32 1.12.2.2 skrll
33 1.12.2.2 skrll #include <sys/param.h>
34 1.12.2.2 skrll #include <sys/systm.h>
35 1.12.2.2 skrll
36 1.12.2.2 skrll #include <dev/pci/pcivar.h>
37 1.12.2.2 skrll #include <dev/pci/pcidevs.h>
38 1.12.2.2 skrll #include <dev/pci/pciidereg.h>
39 1.12.2.2 skrll #include <dev/pci/pciidevar.h>
40 1.12.2.2 skrll #include <dev/pci/pciide_apollo_reg.h>
41 1.12.2.2 skrll
42 1.12.2.2 skrll static int via_pcib_match(struct pci_attach_args *);
43 1.12.2.2 skrll static void via_chip_map(struct pciide_softc *, struct pci_attach_args *);
44 1.12.2.2 skrll static void via_sata_chip_map(struct pciide_softc *,
45 1.12.2.2 skrll struct pci_attach_args *);
46 1.12.2.3 skrll static void via_setup_channel(struct ata_channel *);
47 1.12.2.2 skrll
48 1.12.2.2 skrll static int viaide_match(struct device *, struct cfdata *, void *);
49 1.12.2.2 skrll static void viaide_attach(struct device *, struct device *, void *);
50 1.12.2.2 skrll static const struct pciide_product_desc *
51 1.12.2.2 skrll viaide_lookup(pcireg_t);
52 1.12.2.2 skrll
53 1.12.2.2 skrll CFATTACH_DECL(viaide, sizeof(struct pciide_softc),
54 1.12.2.2 skrll viaide_match, viaide_attach, NULL, NULL);
55 1.12.2.2 skrll
56 1.12.2.2 skrll static const struct pciide_product_desc pciide_amd_products[] = {
57 1.12.2.2 skrll { PCI_PRODUCT_AMD_PBC756_IDE,
58 1.12.2.2 skrll 0,
59 1.12.2.2 skrll "Advanced Micro Devices AMD756 IDE Controller",
60 1.12.2.2 skrll via_chip_map
61 1.12.2.2 skrll },
62 1.12.2.2 skrll { PCI_PRODUCT_AMD_PBC766_IDE,
63 1.12.2.2 skrll 0,
64 1.12.2.2 skrll "Advanced Micro Devices AMD766 IDE Controller",
65 1.12.2.2 skrll via_chip_map
66 1.12.2.2 skrll },
67 1.12.2.2 skrll { PCI_PRODUCT_AMD_PBC768_IDE,
68 1.12.2.2 skrll 0,
69 1.12.2.2 skrll "Advanced Micro Devices AMD768 IDE Controller",
70 1.12.2.2 skrll via_chip_map
71 1.12.2.2 skrll },
72 1.12.2.2 skrll { PCI_PRODUCT_AMD_PBC8111_IDE,
73 1.12.2.2 skrll 0,
74 1.12.2.2 skrll "Advanced Micro Devices AMD8111 IDE Controller",
75 1.12.2.2 skrll via_chip_map
76 1.12.2.2 skrll },
77 1.12.2.2 skrll { 0,
78 1.12.2.2 skrll 0,
79 1.12.2.2 skrll NULL,
80 1.12.2.2 skrll NULL
81 1.12.2.2 skrll }
82 1.12.2.2 skrll };
83 1.12.2.2 skrll
84 1.12.2.2 skrll static const struct pciide_product_desc pciide_nvidia_products[] = {
85 1.12.2.2 skrll { PCI_PRODUCT_NVIDIA_NFORCE_ATA100,
86 1.12.2.2 skrll 0,
87 1.12.2.2 skrll "NVIDIA nForce IDE Controller",
88 1.12.2.2 skrll via_chip_map
89 1.12.2.2 skrll },
90 1.12.2.2 skrll { PCI_PRODUCT_NVIDIA_NFORCE2_ATA133,
91 1.12.2.2 skrll 0,
92 1.12.2.2 skrll "NVIDIA nForce2 IDE Controller",
93 1.12.2.2 skrll via_chip_map
94 1.12.2.2 skrll },
95 1.12.2.7 skrll { PCI_PRODUCT_NVIDIA_NFORCE2_400_ATA133,
96 1.12.2.7 skrll 0,
97 1.12.2.7 skrll "NVIDIA nForce2 Ultra 400 IDE Controller",
98 1.12.2.7 skrll via_chip_map
99 1.12.2.7 skrll },
100 1.12.2.7 skrll { PCI_PRODUCT_NVIDIA_NFORCE2_400_SATA,
101 1.12.2.7 skrll 0,
102 1.12.2.7 skrll "NVIDIA nForce2 Ultra 400 Serial ATA Controller",
103 1.12.2.7 skrll via_sata_chip_map
104 1.12.2.7 skrll },
105 1.12.2.2 skrll { PCI_PRODUCT_NVIDIA_NFORCE3_ATA133,
106 1.12.2.2 skrll 0,
107 1.12.2.2 skrll "NVIDIA nForce3 IDE Controller",
108 1.12.2.2 skrll via_chip_map
109 1.12.2.2 skrll },
110 1.12.2.6 skrll { PCI_PRODUCT_NVIDIA_NFORCE3_250_ATA133,
111 1.12.2.6 skrll 0,
112 1.12.2.6 skrll "NVIDIA nForce3 250 IDE Controller",
113 1.12.2.6 skrll via_chip_map
114 1.12.2.6 skrll },
115 1.12.2.6 skrll { PCI_PRODUCT_NVIDIA_NFORCE3_250_SATA,
116 1.12.2.6 skrll 0,
117 1.12.2.6 skrll "NVIDIA nForce3 250 Serial ATA Controller",
118 1.12.2.6 skrll via_sata_chip_map
119 1.12.2.6 skrll },
120 1.12.2.2 skrll { 0,
121 1.12.2.2 skrll 0,
122 1.12.2.2 skrll NULL,
123 1.12.2.2 skrll NULL
124 1.12.2.2 skrll }
125 1.12.2.2 skrll };
126 1.12.2.2 skrll
127 1.12.2.2 skrll static const struct pciide_product_desc pciide_via_products[] = {
128 1.12.2.2 skrll { PCI_PRODUCT_VIATECH_VT82C586_IDE,
129 1.12.2.2 skrll 0,
130 1.12.2.2 skrll NULL,
131 1.12.2.2 skrll via_chip_map,
132 1.12.2.2 skrll },
133 1.12.2.2 skrll { PCI_PRODUCT_VIATECH_VT82C586A_IDE,
134 1.12.2.2 skrll 0,
135 1.12.2.2 skrll NULL,
136 1.12.2.2 skrll via_chip_map,
137 1.12.2.2 skrll },
138 1.12.2.2 skrll { PCI_PRODUCT_VIATECH_VT8237_SATA,
139 1.12.2.2 skrll 0,
140 1.12.2.2 skrll "VIA Technologies VT8237 SATA Controller",
141 1.12.2.2 skrll via_sata_chip_map,
142 1.12.2.2 skrll },
143 1.12.2.2 skrll { 0,
144 1.12.2.2 skrll 0,
145 1.12.2.2 skrll NULL,
146 1.12.2.2 skrll NULL
147 1.12.2.2 skrll }
148 1.12.2.2 skrll };
149 1.12.2.2 skrll
150 1.12.2.2 skrll static const struct pciide_product_desc *
151 1.12.2.2 skrll viaide_lookup(pcireg_t id)
152 1.12.2.2 skrll {
153 1.12.2.2 skrll
154 1.12.2.2 skrll switch (PCI_VENDOR(id)) {
155 1.12.2.2 skrll case PCI_VENDOR_VIATECH:
156 1.12.2.2 skrll return (pciide_lookup_product(id, pciide_via_products));
157 1.12.2.2 skrll
158 1.12.2.2 skrll case PCI_VENDOR_AMD:
159 1.12.2.2 skrll return (pciide_lookup_product(id, pciide_amd_products));
160 1.12.2.2 skrll
161 1.12.2.2 skrll case PCI_VENDOR_NVIDIA:
162 1.12.2.2 skrll return (pciide_lookup_product(id, pciide_nvidia_products));
163 1.12.2.2 skrll }
164 1.12.2.2 skrll return (NULL);
165 1.12.2.2 skrll }
166 1.12.2.2 skrll
167 1.12.2.2 skrll static int
168 1.12.2.2 skrll viaide_match(struct device *parent, struct cfdata *match, void *aux)
169 1.12.2.2 skrll {
170 1.12.2.2 skrll struct pci_attach_args *pa = aux;
171 1.12.2.2 skrll
172 1.12.2.2 skrll if (viaide_lookup(pa->pa_id) != NULL)
173 1.12.2.2 skrll return (2);
174 1.12.2.2 skrll return (0);
175 1.12.2.2 skrll }
176 1.12.2.2 skrll
177 1.12.2.2 skrll static void
178 1.12.2.2 skrll viaide_attach(struct device *parent, struct device *self, void *aux)
179 1.12.2.2 skrll {
180 1.12.2.2 skrll struct pci_attach_args *pa = aux;
181 1.12.2.2 skrll struct pciide_softc *sc = (struct pciide_softc *)self;
182 1.12.2.2 skrll const struct pciide_product_desc *pp;
183 1.12.2.2 skrll
184 1.12.2.2 skrll pp = viaide_lookup(pa->pa_id);
185 1.12.2.2 skrll if (pp == NULL)
186 1.12.2.2 skrll panic("viaide_attach");
187 1.12.2.2 skrll pciide_common_attach(sc, pa, pp);
188 1.12.2.2 skrll }
189 1.12.2.2 skrll
190 1.12.2.2 skrll static int
191 1.12.2.2 skrll via_pcib_match(struct pci_attach_args *pa)
192 1.12.2.2 skrll {
193 1.12.2.2 skrll if (PCI_CLASS(pa->pa_class) == PCI_CLASS_BRIDGE &&
194 1.12.2.2 skrll PCI_SUBCLASS(pa->pa_class) == PCI_SUBCLASS_BRIDGE_ISA &&
195 1.12.2.2 skrll PCI_VENDOR(pa->pa_id) == PCI_VENDOR_VIATECH)
196 1.12.2.2 skrll return (1);
197 1.12.2.2 skrll return 0;
198 1.12.2.2 skrll }
199 1.12.2.2 skrll
200 1.12.2.2 skrll static void
201 1.12.2.2 skrll via_chip_map(struct pciide_softc *sc, struct pci_attach_args *pa)
202 1.12.2.2 skrll {
203 1.12.2.2 skrll struct pciide_channel *cp;
204 1.12.2.2 skrll pcireg_t interface = PCI_INTERFACE(pa->pa_class);
205 1.12.2.2 skrll pcireg_t vendor = PCI_VENDOR(pa->pa_id);
206 1.12.2.2 skrll int channel;
207 1.12.2.2 skrll u_int32_t ideconf;
208 1.12.2.2 skrll bus_size_t cmdsize, ctlsize;
209 1.12.2.2 skrll pcireg_t pcib_id, pcib_class;
210 1.12.2.2 skrll struct pci_attach_args pcib_pa;
211 1.12.2.2 skrll
212 1.12.2.2 skrll if (pciide_chipen(sc, pa) == 0)
213 1.12.2.2 skrll return;
214 1.12.2.2 skrll
215 1.12.2.2 skrll switch (vendor) {
216 1.12.2.2 skrll case PCI_VENDOR_VIATECH:
217 1.12.2.2 skrll /*
218 1.12.2.2 skrll * get a PCI tag for the ISA bridge.
219 1.12.2.2 skrll */
220 1.12.2.2 skrll if (pci_find_device(&pcib_pa, via_pcib_match) == 0)
221 1.12.2.2 skrll goto unknown;
222 1.12.2.2 skrll pcib_id = pcib_pa.pa_id;
223 1.12.2.2 skrll pcib_class = pcib_pa.pa_class;
224 1.12.2.2 skrll aprint_normal("%s: VIA Technologies ",
225 1.12.2.3 skrll sc->sc_wdcdev.sc_atac.atac_dev.dv_xname);
226 1.12.2.2 skrll switch (PCI_PRODUCT(pcib_id)) {
227 1.12.2.2 skrll case PCI_PRODUCT_VIATECH_VT82C586_ISA:
228 1.12.2.2 skrll aprint_normal("VT82C586 (Apollo VP) ");
229 1.12.2.2 skrll if(PCI_REVISION(pcib_class) >= 0x02) {
230 1.12.2.2 skrll aprint_normal("ATA33 controller\n");
231 1.12.2.3 skrll sc->sc_wdcdev.sc_atac.atac_udma_cap = 2;
232 1.12.2.2 skrll } else {
233 1.12.2.2 skrll aprint_normal("controller\n");
234 1.12.2.3 skrll sc->sc_wdcdev.sc_atac.atac_udma_cap = 0;
235 1.12.2.2 skrll }
236 1.12.2.2 skrll break;
237 1.12.2.2 skrll case PCI_PRODUCT_VIATECH_VT82C596A:
238 1.12.2.2 skrll aprint_normal("VT82C596A (Apollo Pro) ");
239 1.12.2.2 skrll if (PCI_REVISION(pcib_class) >= 0x12) {
240 1.12.2.2 skrll aprint_normal("ATA66 controller\n");
241 1.12.2.3 skrll sc->sc_wdcdev.sc_atac.atac_udma_cap = 4;
242 1.12.2.2 skrll } else {
243 1.12.2.2 skrll aprint_normal("ATA33 controller\n");
244 1.12.2.3 skrll sc->sc_wdcdev.sc_atac.atac_udma_cap = 2;
245 1.12.2.2 skrll }
246 1.12.2.2 skrll break;
247 1.12.2.2 skrll case PCI_PRODUCT_VIATECH_VT82C686A_ISA:
248 1.12.2.2 skrll aprint_normal("VT82C686A (Apollo KX133) ");
249 1.12.2.2 skrll if (PCI_REVISION(pcib_class) >= 0x40) {
250 1.12.2.2 skrll aprint_normal("ATA100 controller\n");
251 1.12.2.3 skrll sc->sc_wdcdev.sc_atac.atac_udma_cap = 5;
252 1.12.2.2 skrll } else {
253 1.12.2.2 skrll aprint_normal("ATA66 controller\n");
254 1.12.2.3 skrll sc->sc_wdcdev.sc_atac.atac_udma_cap = 4;
255 1.12.2.2 skrll }
256 1.12.2.2 skrll break;
257 1.12.2.2 skrll case PCI_PRODUCT_VIATECH_VT8231:
258 1.12.2.2 skrll aprint_normal("VT8231 ATA100 controller\n");
259 1.12.2.3 skrll sc->sc_wdcdev.sc_atac.atac_udma_cap = 5;
260 1.12.2.2 skrll break;
261 1.12.2.2 skrll case PCI_PRODUCT_VIATECH_VT8233:
262 1.12.2.2 skrll aprint_normal("VT8233 ATA100 controller\n");
263 1.12.2.3 skrll sc->sc_wdcdev.sc_atac.atac_udma_cap = 5;
264 1.12.2.2 skrll break;
265 1.12.2.2 skrll case PCI_PRODUCT_VIATECH_VT8233A:
266 1.12.2.2 skrll aprint_normal("VT8233A ATA133 controller\n");
267 1.12.2.3 skrll sc->sc_wdcdev.sc_atac.atac_udma_cap = 6;
268 1.12.2.2 skrll break;
269 1.12.2.2 skrll case PCI_PRODUCT_VIATECH_VT8235:
270 1.12.2.2 skrll aprint_normal("VT8235 ATA133 controller\n");
271 1.12.2.3 skrll sc->sc_wdcdev.sc_atac.atac_udma_cap = 6;
272 1.12.2.2 skrll break;
273 1.12.2.2 skrll case PCI_PRODUCT_VIATECH_VT8237:
274 1.12.2.2 skrll aprint_normal("VT8237 ATA133 controller\n");
275 1.12.2.3 skrll sc->sc_wdcdev.sc_atac.atac_udma_cap = 6;
276 1.12.2.2 skrll break;
277 1.12.2.2 skrll default:
278 1.12.2.2 skrll unknown:
279 1.12.2.2 skrll aprint_normal("unknown VIA ATA controller\n");
280 1.12.2.3 skrll sc->sc_wdcdev.sc_atac.atac_udma_cap = 0;
281 1.12.2.2 skrll }
282 1.12.2.2 skrll sc->sc_apo_regbase = APO_VIA_REGBASE;
283 1.12.2.2 skrll break;
284 1.12.2.2 skrll case PCI_VENDOR_AMD:
285 1.12.2.2 skrll switch (sc->sc_pp->ide_product) {
286 1.12.2.2 skrll case PCI_PRODUCT_AMD_PBC8111_IDE:
287 1.12.2.3 skrll sc->sc_wdcdev.sc_atac.atac_udma_cap = 6;
288 1.12.2.2 skrll break;
289 1.12.2.2 skrll case PCI_PRODUCT_AMD_PBC766_IDE:
290 1.12.2.2 skrll case PCI_PRODUCT_AMD_PBC768_IDE:
291 1.12.2.3 skrll sc->sc_wdcdev.sc_atac.atac_udma_cap = 5;
292 1.12.2.2 skrll break;
293 1.12.2.2 skrll default:
294 1.12.2.3 skrll sc->sc_wdcdev.sc_atac.atac_udma_cap = 4;
295 1.12.2.2 skrll }
296 1.12.2.2 skrll sc->sc_apo_regbase = APO_AMD_REGBASE;
297 1.12.2.2 skrll break;
298 1.12.2.2 skrll case PCI_VENDOR_NVIDIA:
299 1.12.2.2 skrll switch (sc->sc_pp->ide_product) {
300 1.12.2.2 skrll case PCI_PRODUCT_NVIDIA_NFORCE_ATA100:
301 1.12.2.3 skrll sc->sc_wdcdev.sc_atac.atac_udma_cap = 5;
302 1.12.2.2 skrll break;
303 1.12.2.2 skrll case PCI_PRODUCT_NVIDIA_NFORCE2_ATA133:
304 1.12.2.7 skrll case PCI_PRODUCT_NVIDIA_NFORCE2_400_ATA133:
305 1.12.2.2 skrll case PCI_PRODUCT_NVIDIA_NFORCE3_ATA133:
306 1.12.2.6 skrll case PCI_PRODUCT_NVIDIA_NFORCE3_250_ATA133:
307 1.12.2.3 skrll sc->sc_wdcdev.sc_atac.atac_udma_cap = 6;
308 1.12.2.2 skrll break;
309 1.12.2.2 skrll }
310 1.12.2.2 skrll sc->sc_apo_regbase = APO_NVIDIA_REGBASE;
311 1.12.2.2 skrll break;
312 1.12.2.2 skrll default:
313 1.12.2.2 skrll panic("via_chip_map: unknown vendor");
314 1.12.2.2 skrll }
315 1.12.2.2 skrll
316 1.12.2.2 skrll aprint_normal("%s: bus-master DMA support present",
317 1.12.2.3 skrll sc->sc_wdcdev.sc_atac.atac_dev.dv_xname);
318 1.12.2.2 skrll pciide_mapreg_dma(sc, pa);
319 1.12.2.2 skrll aprint_normal("\n");
320 1.12.2.3 skrll sc->sc_wdcdev.sc_atac.atac_cap = ATAC_CAP_DATA16 | ATAC_CAP_DATA32;
321 1.12.2.2 skrll if (sc->sc_dma_ok) {
322 1.12.2.3 skrll sc->sc_wdcdev.sc_atac.atac_cap |= ATAC_CAP_DMA;
323 1.12.2.2 skrll sc->sc_wdcdev.irqack = pciide_irqack;
324 1.12.2.3 skrll if (sc->sc_wdcdev.sc_atac.atac_udma_cap > 0)
325 1.12.2.3 skrll sc->sc_wdcdev.sc_atac.atac_cap |= ATAC_CAP_UDMA;
326 1.12.2.2 skrll }
327 1.12.2.3 skrll sc->sc_wdcdev.sc_atac.atac_pio_cap = 4;
328 1.12.2.3 skrll sc->sc_wdcdev.sc_atac.atac_dma_cap = 2;
329 1.12.2.3 skrll sc->sc_wdcdev.sc_atac.atac_set_modes = via_setup_channel;
330 1.12.2.3 skrll sc->sc_wdcdev.sc_atac.atac_channels = sc->wdc_chanarray;
331 1.12.2.3 skrll sc->sc_wdcdev.sc_atac.atac_nchannels = PCIIDE_NUM_CHANNELS;
332 1.12.2.2 skrll
333 1.12.2.3 skrll wdc_allocate_regs(&sc->sc_wdcdev);
334 1.12.2.3 skrll
335 1.12.2.3 skrll ATADEBUG_PRINT(("via_chip_map: old APO_IDECONF=0x%x, "
336 1.12.2.2 skrll "APO_CTLMISC=0x%x, APO_DATATIM=0x%x, APO_UDMA=0x%x\n",
337 1.12.2.2 skrll pci_conf_read(sc->sc_pc, sc->sc_tag, APO_IDECONF(sc)),
338 1.12.2.2 skrll pci_conf_read(sc->sc_pc, sc->sc_tag, APO_CTLMISC(sc)),
339 1.12.2.2 skrll pci_conf_read(sc->sc_pc, sc->sc_tag, APO_DATATIM(sc)),
340 1.12.2.2 skrll pci_conf_read(sc->sc_pc, sc->sc_tag, APO_UDMA(sc))),
341 1.12.2.2 skrll DEBUG_PROBE);
342 1.12.2.2 skrll
343 1.12.2.2 skrll ideconf = pci_conf_read(sc->sc_pc, sc->sc_tag, APO_IDECONF(sc));
344 1.12.2.3 skrll for (channel = 0; channel < sc->sc_wdcdev.sc_atac.atac_nchannels;
345 1.12.2.3 skrll channel++) {
346 1.12.2.2 skrll cp = &sc->pciide_channels[channel];
347 1.12.2.2 skrll if (pciide_chansetup(sc, channel, interface) == 0)
348 1.12.2.2 skrll continue;
349 1.12.2.2 skrll
350 1.12.2.2 skrll if ((ideconf & APO_IDECONF_EN(channel)) == 0) {
351 1.12.2.2 skrll aprint_normal("%s: %s channel ignored (disabled)\n",
352 1.12.2.3 skrll sc->sc_wdcdev.sc_atac.atac_dev.dv_xname, cp->name);
353 1.12.2.3 skrll cp->ata_channel.ch_flags |= ATACH_DISABLED;
354 1.12.2.2 skrll continue;
355 1.12.2.2 skrll }
356 1.12.2.2 skrll pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize,
357 1.12.2.2 skrll pciide_pci_intr);
358 1.12.2.2 skrll }
359 1.12.2.2 skrll }
360 1.12.2.2 skrll
361 1.12.2.2 skrll static void
362 1.12.2.3 skrll via_setup_channel(struct ata_channel *chp)
363 1.12.2.2 skrll {
364 1.12.2.2 skrll u_int32_t udmatim_reg, datatim_reg;
365 1.12.2.2 skrll u_int8_t idedma_ctl;
366 1.12.2.3 skrll int mode, drive, s;
367 1.12.2.2 skrll struct ata_drive_datas *drvp;
368 1.12.2.3 skrll struct atac_softc *atac = chp->ch_atac;
369 1.12.2.3 skrll struct pciide_channel *cp = CHAN_TO_PCHAN(chp);
370 1.12.2.3 skrll struct pciide_softc *sc = CHAN_TO_PCIIDE(chp);
371 1.12.2.2 skrll #ifndef PCIIDE_AMD756_ENABLEDMA
372 1.12.2.2 skrll int rev = PCI_REVISION(
373 1.12.2.2 skrll pci_conf_read(sc->sc_pc, sc->sc_tag, PCI_CLASS_REG));
374 1.12.2.2 skrll #endif
375 1.12.2.2 skrll
376 1.12.2.2 skrll idedma_ctl = 0;
377 1.12.2.2 skrll datatim_reg = pci_conf_read(sc->sc_pc, sc->sc_tag, APO_DATATIM(sc));
378 1.12.2.2 skrll udmatim_reg = pci_conf_read(sc->sc_pc, sc->sc_tag, APO_UDMA(sc));
379 1.12.2.2 skrll datatim_reg &= ~APO_DATATIM_MASK(chp->ch_channel);
380 1.12.2.2 skrll udmatim_reg &= ~APO_UDMA_MASK(chp->ch_channel);
381 1.12.2.2 skrll
382 1.12.2.2 skrll /* setup DMA if needed */
383 1.12.2.2 skrll pciide_channel_dma_setup(cp);
384 1.12.2.2 skrll
385 1.12.2.2 skrll for (drive = 0; drive < 2; drive++) {
386 1.12.2.2 skrll drvp = &chp->ch_drive[drive];
387 1.12.2.2 skrll /* If no drive, skip */
388 1.12.2.2 skrll if ((drvp->drive_flags & DRIVE) == 0)
389 1.12.2.2 skrll continue;
390 1.12.2.2 skrll /* add timing values, setup DMA if needed */
391 1.12.2.2 skrll if (((drvp->drive_flags & DRIVE_DMA) == 0 &&
392 1.12.2.2 skrll (drvp->drive_flags & DRIVE_UDMA) == 0)) {
393 1.12.2.2 skrll mode = drvp->PIO_mode;
394 1.12.2.2 skrll goto pio;
395 1.12.2.2 skrll }
396 1.12.2.3 skrll if ((atac->atac_cap & ATAC_CAP_UDMA) &&
397 1.12.2.2 skrll (drvp->drive_flags & DRIVE_UDMA)) {
398 1.12.2.2 skrll /* use Ultra/DMA */
399 1.12.2.3 skrll s = splbio();
400 1.12.2.2 skrll drvp->drive_flags &= ~DRIVE_DMA;
401 1.12.2.3 skrll splx(s);
402 1.12.2.2 skrll udmatim_reg |= APO_UDMA_EN(chp->ch_channel, drive) |
403 1.12.2.2 skrll APO_UDMA_EN_MTH(chp->ch_channel, drive);
404 1.12.2.2 skrll switch (PCI_VENDOR(sc->sc_pci_id)) {
405 1.12.2.2 skrll case PCI_VENDOR_VIATECH:
406 1.12.2.3 skrll if (sc->sc_wdcdev.sc_atac.atac_udma_cap == 6) {
407 1.12.2.2 skrll /* 8233a */
408 1.12.2.2 skrll udmatim_reg |= APO_UDMA_TIME(
409 1.12.2.2 skrll chp->ch_channel,
410 1.12.2.2 skrll drive,
411 1.12.2.2 skrll via_udma133_tim[drvp->UDMA_mode]);
412 1.12.2.3 skrll } else if (sc->sc_wdcdev.sc_atac.atac_udma_cap == 5) {
413 1.12.2.2 skrll /* 686b */
414 1.12.2.2 skrll udmatim_reg |= APO_UDMA_TIME(
415 1.12.2.2 skrll chp->ch_channel,
416 1.12.2.2 skrll drive,
417 1.12.2.2 skrll via_udma100_tim[drvp->UDMA_mode]);
418 1.12.2.3 skrll } else if (sc->sc_wdcdev.sc_atac.atac_udma_cap == 4) {
419 1.12.2.2 skrll /* 596b or 686a */
420 1.12.2.2 skrll udmatim_reg |= APO_UDMA_CLK66(
421 1.12.2.2 skrll chp->ch_channel);
422 1.12.2.2 skrll udmatim_reg |= APO_UDMA_TIME(
423 1.12.2.2 skrll chp->ch_channel,
424 1.12.2.2 skrll drive,
425 1.12.2.2 skrll via_udma66_tim[drvp->UDMA_mode]);
426 1.12.2.2 skrll } else {
427 1.12.2.2 skrll /* 596a or 586b */
428 1.12.2.2 skrll udmatim_reg |= APO_UDMA_TIME(
429 1.12.2.2 skrll chp->ch_channel,
430 1.12.2.2 skrll drive,
431 1.12.2.2 skrll via_udma33_tim[drvp->UDMA_mode]);
432 1.12.2.2 skrll }
433 1.12.2.2 skrll break;
434 1.12.2.2 skrll case PCI_VENDOR_AMD:
435 1.12.2.2 skrll case PCI_VENDOR_NVIDIA:
436 1.12.2.2 skrll udmatim_reg |= APO_UDMA_TIME(chp->ch_channel,
437 1.12.2.2 skrll drive, amd7x6_udma_tim[drvp->UDMA_mode]);
438 1.12.2.2 skrll break;
439 1.12.2.2 skrll }
440 1.12.2.2 skrll /* can use PIO timings, MW DMA unused */
441 1.12.2.2 skrll mode = drvp->PIO_mode;
442 1.12.2.2 skrll } else {
443 1.12.2.2 skrll /* use Multiword DMA, but only if revision is OK */
444 1.12.2.3 skrll s = splbio();
445 1.12.2.2 skrll drvp->drive_flags &= ~DRIVE_UDMA;
446 1.12.2.3 skrll splx(s);
447 1.12.2.2 skrll #ifndef PCIIDE_AMD756_ENABLEDMA
448 1.12.2.2 skrll /*
449 1.12.2.2 skrll * The workaround doesn't seem to be necessary
450 1.12.2.2 skrll * with all drives, so it can be disabled by
451 1.12.2.2 skrll * PCIIDE_AMD756_ENABLEDMA. It causes a hard hang if
452 1.12.2.2 skrll * triggered.
453 1.12.2.2 skrll */
454 1.12.2.2 skrll if (PCI_VENDOR(sc->sc_pci_id) == PCI_VENDOR_AMD &&
455 1.12.2.2 skrll sc->sc_pp->ide_product ==
456 1.12.2.2 skrll PCI_PRODUCT_AMD_PBC756_IDE &&
457 1.12.2.2 skrll AMD756_CHIPREV_DISABLEDMA(rev)) {
458 1.12.2.2 skrll aprint_normal(
459 1.12.2.2 skrll "%s:%d:%d: multi-word DMA disabled due "
460 1.12.2.2 skrll "to chip revision\n",
461 1.12.2.3 skrll sc->sc_wdcdev.sc_atac.atac_dev.dv_xname,
462 1.12.2.2 skrll chp->ch_channel, drive);
463 1.12.2.2 skrll mode = drvp->PIO_mode;
464 1.12.2.3 skrll s = splbio();
465 1.12.2.2 skrll drvp->drive_flags &= ~DRIVE_DMA;
466 1.12.2.3 skrll splx(s);
467 1.12.2.2 skrll goto pio;
468 1.12.2.2 skrll }
469 1.12.2.2 skrll #endif
470 1.12.2.2 skrll /* mode = min(pio, dma+2) */
471 1.12.2.2 skrll if (drvp->PIO_mode <= (drvp->DMA_mode + 2))
472 1.12.2.2 skrll mode = drvp->PIO_mode;
473 1.12.2.2 skrll else
474 1.12.2.2 skrll mode = drvp->DMA_mode + 2;
475 1.12.2.2 skrll }
476 1.12.2.2 skrll idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
477 1.12.2.2 skrll
478 1.12.2.2 skrll pio: /* setup PIO mode */
479 1.12.2.2 skrll if (mode <= 2) {
480 1.12.2.2 skrll drvp->DMA_mode = 0;
481 1.12.2.2 skrll drvp->PIO_mode = 0;
482 1.12.2.2 skrll mode = 0;
483 1.12.2.2 skrll } else {
484 1.12.2.2 skrll drvp->PIO_mode = mode;
485 1.12.2.2 skrll drvp->DMA_mode = mode - 2;
486 1.12.2.2 skrll }
487 1.12.2.2 skrll datatim_reg |=
488 1.12.2.2 skrll APO_DATATIM_PULSE(chp->ch_channel, drive,
489 1.12.2.2 skrll apollo_pio_set[mode]) |
490 1.12.2.2 skrll APO_DATATIM_RECOV(chp->ch_channel, drive,
491 1.12.2.2 skrll apollo_pio_rec[mode]);
492 1.12.2.2 skrll }
493 1.12.2.2 skrll if (idedma_ctl != 0) {
494 1.12.2.2 skrll /* Add software bits in status register */
495 1.12.2.2 skrll bus_space_write_1(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CTL], 0,
496 1.12.2.2 skrll idedma_ctl);
497 1.12.2.2 skrll }
498 1.12.2.2 skrll pci_conf_write(sc->sc_pc, sc->sc_tag, APO_DATATIM(sc), datatim_reg);
499 1.12.2.2 skrll pci_conf_write(sc->sc_pc, sc->sc_tag, APO_UDMA(sc), udmatim_reg);
500 1.12.2.3 skrll ATADEBUG_PRINT(("via_chip_map: APO_DATATIM=0x%x, APO_UDMA=0x%x\n",
501 1.12.2.2 skrll pci_conf_read(sc->sc_pc, sc->sc_tag, APO_DATATIM(sc)),
502 1.12.2.2 skrll pci_conf_read(sc->sc_pc, sc->sc_tag, APO_UDMA(sc))), DEBUG_PROBE);
503 1.12.2.2 skrll }
504 1.12.2.2 skrll
505 1.12.2.2 skrll static void
506 1.12.2.2 skrll via_sata_chip_map(struct pciide_softc *sc, struct pci_attach_args *pa)
507 1.12.2.2 skrll {
508 1.12.2.2 skrll struct pciide_channel *cp;
509 1.12.2.2 skrll pcireg_t interface = PCI_INTERFACE(pa->pa_class);
510 1.12.2.2 skrll int channel;
511 1.12.2.2 skrll bus_size_t cmdsize, ctlsize;
512 1.12.2.2 skrll
513 1.12.2.2 skrll if (pciide_chipen(sc, pa) == 0)
514 1.12.2.2 skrll return;
515 1.12.2.2 skrll
516 1.12.2.2 skrll if (interface == 0) {
517 1.12.2.3 skrll ATADEBUG_PRINT(("via_sata_chip_map interface == 0\n"),
518 1.12.2.2 skrll DEBUG_PROBE);
519 1.12.2.2 skrll interface = PCIIDE_INTERFACE_BUS_MASTER_DMA |
520 1.12.2.2 skrll PCIIDE_INTERFACE_PCI(0) | PCIIDE_INTERFACE_PCI(1);
521 1.12.2.2 skrll }
522 1.12.2.2 skrll
523 1.12.2.2 skrll aprint_normal("%s: bus-master DMA support present",
524 1.12.2.3 skrll sc->sc_wdcdev.sc_atac.atac_dev.dv_xname);
525 1.12.2.2 skrll pciide_mapreg_dma(sc, pa);
526 1.12.2.2 skrll aprint_normal("\n");
527 1.12.2.2 skrll
528 1.12.2.2 skrll if (sc->sc_dma_ok) {
529 1.12.2.3 skrll sc->sc_wdcdev.sc_atac.atac_cap |= ATAC_CAP_UDMA | ATAC_CAP_DMA;
530 1.12.2.2 skrll sc->sc_wdcdev.irqack = pciide_irqack;
531 1.12.2.2 skrll }
532 1.12.2.3 skrll sc->sc_wdcdev.sc_atac.atac_pio_cap = 4;
533 1.12.2.3 skrll sc->sc_wdcdev.sc_atac.atac_dma_cap = 2;
534 1.12.2.3 skrll sc->sc_wdcdev.sc_atac.atac_udma_cap = 6;
535 1.12.2.3 skrll
536 1.12.2.3 skrll sc->sc_wdcdev.sc_atac.atac_channels = sc->wdc_chanarray;
537 1.12.2.3 skrll sc->sc_wdcdev.sc_atac.atac_nchannels = PCIIDE_NUM_CHANNELS;
538 1.12.2.3 skrll sc->sc_wdcdev.sc_atac.atac_cap |= ATAC_CAP_DATA16 | ATAC_CAP_DATA32;
539 1.12.2.3 skrll sc->sc_wdcdev.sc_atac.atac_set_modes = sata_setup_channel;
540 1.12.2.3 skrll
541 1.12.2.3 skrll wdc_allocate_regs(&sc->sc_wdcdev);
542 1.12.2.2 skrll
543 1.12.2.3 skrll for (channel = 0; channel < sc->sc_wdcdev.sc_atac.atac_nchannels;
544 1.12.2.3 skrll channel++) {
545 1.12.2.2 skrll cp = &sc->pciide_channels[channel];
546 1.12.2.2 skrll if (pciide_chansetup(sc, channel, interface) == 0)
547 1.12.2.2 skrll continue;
548 1.12.2.2 skrll pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize,
549 1.12.2.2 skrll pciide_pci_intr);
550 1.12.2.2 skrll }
551 1.12.2.2 skrll }
552