viaide.c revision 1.25.2.2 1 1.25.2.2 yamt /* $NetBSD: viaide.c,v 1.25.2.2 2006/12/30 20:48:49 yamt Exp $ */
2 1.1 bouyer
3 1.1 bouyer /*
4 1.1 bouyer * Copyright (c) 1999, 2000, 2001 Manuel Bouyer.
5 1.1 bouyer *
6 1.1 bouyer * Redistribution and use in source and binary forms, with or without
7 1.1 bouyer * modification, are permitted provided that the following conditions
8 1.1 bouyer * are met:
9 1.1 bouyer * 1. Redistributions of source code must retain the above copyright
10 1.1 bouyer * notice, this list of conditions and the following disclaimer.
11 1.1 bouyer * 2. Redistributions in binary form must reproduce the above copyright
12 1.1 bouyer * notice, this list of conditions and the following disclaimer in the
13 1.1 bouyer * documentation and/or other materials provided with the distribution.
14 1.1 bouyer * 3. All advertising materials mentioning features or use of this software
15 1.1 bouyer * must display the following acknowledgement:
16 1.1 bouyer * This product includes software developed by Manuel Bouyer.
17 1.1 bouyer * 4. The name of the author may not be used to endorse or promote products
18 1.1 bouyer * derived from this software without specific prior written permission.
19 1.1 bouyer *
20 1.1 bouyer * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
21 1.1 bouyer * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
22 1.1 bouyer * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
23 1.24 perry * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
24 1.1 bouyer * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
25 1.1 bouyer * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
26 1.1 bouyer * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
27 1.1 bouyer * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
28 1.1 bouyer * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
29 1.1 bouyer * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
30 1.1 bouyer *
31 1.1 bouyer */
32 1.1 bouyer
33 1.25 lukem #include <sys/cdefs.h>
34 1.25.2.2 yamt __KERNEL_RCSID(0, "$NetBSD: viaide.c,v 1.25.2.2 2006/12/30 20:48:49 yamt Exp $");
35 1.25 lukem
36 1.1 bouyer #include <sys/param.h>
37 1.1 bouyer #include <sys/systm.h>
38 1.1 bouyer
39 1.1 bouyer #include <dev/pci/pcivar.h>
40 1.1 bouyer #include <dev/pci/pcidevs.h>
41 1.1 bouyer #include <dev/pci/pciidereg.h>
42 1.1 bouyer #include <dev/pci/pciidevar.h>
43 1.1 bouyer #include <dev/pci/pciide_apollo_reg.h>
44 1.1 bouyer
45 1.5 fvdl static int via_pcib_match(struct pci_attach_args *);
46 1.4 enami static void via_chip_map(struct pciide_softc *, struct pci_attach_args *);
47 1.25.2.2 yamt static int via_sata_chip_map_common(struct pciide_softc *,
48 1.25.2.2 yamt struct pci_attach_args *);
49 1.4 enami static void via_sata_chip_map(struct pciide_softc *,
50 1.25.2.2 yamt struct pci_attach_args *, int);
51 1.25.2.2 yamt static void via_sata_chip_map_0(struct pciide_softc *,
52 1.25.2.2 yamt struct pci_attach_args *);
53 1.25.2.2 yamt static void via_sata_chip_map_6(struct pciide_softc *,
54 1.25.2.2 yamt struct pci_attach_args *);
55 1.25.2.2 yamt static void via_sata_chip_map_7(struct pciide_softc *,
56 1.25.2.2 yamt struct pci_attach_args *);
57 1.25.2.2 yamt static void via_sata_chip_map_new(struct pciide_softc *,
58 1.4 enami struct pci_attach_args *);
59 1.15 thorpej static void via_setup_channel(struct ata_channel *);
60 1.4 enami
61 1.4 enami static int viaide_match(struct device *, struct cfdata *, void *);
62 1.4 enami static void viaide_attach(struct device *, struct device *, void *);
63 1.4 enami static const struct pciide_product_desc *
64 1.4 enami viaide_lookup(pcireg_t);
65 1.1 bouyer
66 1.1 bouyer CFATTACH_DECL(viaide, sizeof(struct pciide_softc),
67 1.1 bouyer viaide_match, viaide_attach, NULL, NULL);
68 1.1 bouyer
69 1.2 thorpej static const struct pciide_product_desc pciide_amd_products[] = {
70 1.1 bouyer { PCI_PRODUCT_AMD_PBC756_IDE,
71 1.1 bouyer 0,
72 1.1 bouyer "Advanced Micro Devices AMD756 IDE Controller",
73 1.1 bouyer via_chip_map
74 1.1 bouyer },
75 1.1 bouyer { PCI_PRODUCT_AMD_PBC766_IDE,
76 1.1 bouyer 0,
77 1.1 bouyer "Advanced Micro Devices AMD766 IDE Controller",
78 1.1 bouyer via_chip_map
79 1.1 bouyer },
80 1.1 bouyer { PCI_PRODUCT_AMD_PBC768_IDE,
81 1.1 bouyer 0,
82 1.1 bouyer "Advanced Micro Devices AMD768 IDE Controller",
83 1.1 bouyer via_chip_map
84 1.1 bouyer },
85 1.1 bouyer { PCI_PRODUCT_AMD_PBC8111_IDE,
86 1.1 bouyer 0,
87 1.1 bouyer "Advanced Micro Devices AMD8111 IDE Controller",
88 1.1 bouyer via_chip_map
89 1.1 bouyer },
90 1.1 bouyer { 0,
91 1.1 bouyer 0,
92 1.1 bouyer NULL,
93 1.1 bouyer NULL
94 1.1 bouyer }
95 1.1 bouyer };
96 1.1 bouyer
97 1.2 thorpej static const struct pciide_product_desc pciide_nvidia_products[] = {
98 1.1 bouyer { PCI_PRODUCT_NVIDIA_NFORCE_ATA100,
99 1.1 bouyer 0,
100 1.1 bouyer "NVIDIA nForce IDE Controller",
101 1.1 bouyer via_chip_map
102 1.1 bouyer },
103 1.1 bouyer { PCI_PRODUCT_NVIDIA_NFORCE2_ATA133,
104 1.1 bouyer 0,
105 1.1 bouyer "NVIDIA nForce2 IDE Controller",
106 1.1 bouyer via_chip_map
107 1.1 bouyer },
108 1.20 jdolecek { PCI_PRODUCT_NVIDIA_NFORCE2_400_ATA133,
109 1.20 jdolecek 0,
110 1.20 jdolecek "NVIDIA nForce2 Ultra 400 IDE Controller",
111 1.20 jdolecek via_chip_map
112 1.20 jdolecek },
113 1.20 jdolecek { PCI_PRODUCT_NVIDIA_NFORCE2_400_SATA,
114 1.20 jdolecek 0,
115 1.20 jdolecek "NVIDIA nForce2 Ultra 400 Serial ATA Controller",
116 1.25.2.2 yamt via_sata_chip_map_6
117 1.20 jdolecek },
118 1.10 fvdl { PCI_PRODUCT_NVIDIA_NFORCE3_ATA133,
119 1.10 fvdl 0,
120 1.10 fvdl "NVIDIA nForce3 IDE Controller",
121 1.10 fvdl via_chip_map
122 1.10 fvdl },
123 1.19 xtraeme { PCI_PRODUCT_NVIDIA_NFORCE3_250_ATA133,
124 1.19 xtraeme 0,
125 1.19 xtraeme "NVIDIA nForce3 250 IDE Controller",
126 1.19 xtraeme via_chip_map
127 1.19 xtraeme },
128 1.19 xtraeme { PCI_PRODUCT_NVIDIA_NFORCE3_250_SATA,
129 1.19 xtraeme 0,
130 1.19 xtraeme "NVIDIA nForce3 250 Serial ATA Controller",
131 1.25.2.2 yamt via_sata_chip_map_6
132 1.25.2.2 yamt },
133 1.25.2.2 yamt { PCI_PRODUCT_NVIDIA_NFORCE3_250_SATA2,
134 1.25.2.2 yamt 0,
135 1.25.2.2 yamt "NVIDIA nForce3 250 Serial ATA Controller",
136 1.25.2.2 yamt via_sata_chip_map_6
137 1.19 xtraeme },
138 1.21 kent { PCI_PRODUCT_NVIDIA_NFORCE4_ATA133,
139 1.21 kent 0,
140 1.21 kent "NVIDIA nForce4 IDE Controller",
141 1.21 kent via_chip_map
142 1.21 kent },
143 1.21 kent { PCI_PRODUCT_NVIDIA_NFORCE4_SATA1,
144 1.21 kent 0,
145 1.21 kent "NVIDIA nForce4 Serial ATA Controller",
146 1.25.2.2 yamt via_sata_chip_map_6
147 1.21 kent },
148 1.21 kent { PCI_PRODUCT_NVIDIA_NFORCE4_SATA2,
149 1.21 kent 0,
150 1.21 kent "NVIDIA nForce4 Serial ATA Controller",
151 1.25.2.2 yamt via_sata_chip_map_6
152 1.21 kent },
153 1.25.2.1 yamt { PCI_PRODUCT_NVIDIA_NFORCE430_ATA133,
154 1.25.2.1 yamt 0,
155 1.25.2.1 yamt "NVIDIA nForce430 IDE Controller",
156 1.25.2.1 yamt via_chip_map
157 1.25.2.1 yamt },
158 1.25.2.1 yamt { PCI_PRODUCT_NVIDIA_NFORCE430_SATA1,
159 1.25.2.1 yamt 0,
160 1.25.2.1 yamt "NVIDIA nForce430 Serial ATA Controller",
161 1.25.2.2 yamt via_sata_chip_map_6
162 1.25.2.1 yamt },
163 1.25.2.1 yamt { PCI_PRODUCT_NVIDIA_NFORCE430_SATA2,
164 1.25.2.1 yamt 0,
165 1.25.2.1 yamt "NVIDIA nForce430 Serial ATA Controller",
166 1.25.2.2 yamt via_sata_chip_map_6
167 1.25.2.1 yamt },
168 1.25.2.1 yamt { PCI_PRODUCT_NVIDIA_MCP04_IDE,
169 1.25.2.1 yamt 0,
170 1.25.2.1 yamt "NVIDIA MCP04 IDE Controller",
171 1.25.2.1 yamt via_chip_map
172 1.25.2.1 yamt },
173 1.25.2.1 yamt { PCI_PRODUCT_NVIDIA_MCP04_SATA,
174 1.25.2.1 yamt 0,
175 1.25.2.1 yamt "NVIDIA MCP04 Serial ATA Controller",
176 1.25.2.2 yamt via_sata_chip_map_6
177 1.25.2.1 yamt },
178 1.25.2.1 yamt { PCI_PRODUCT_NVIDIA_MCP04_SATA2,
179 1.25.2.1 yamt 0,
180 1.25.2.1 yamt "NVIDIA MCP04 Serial ATA Controller",
181 1.25.2.2 yamt via_sata_chip_map_6
182 1.25.2.1 yamt },
183 1.25.2.1 yamt { PCI_PRODUCT_NVIDIA_MCP55_IDE,
184 1.25.2.1 yamt 0,
185 1.25.2.1 yamt "NVIDIA MCP55 IDE Controller",
186 1.25.2.1 yamt via_chip_map
187 1.25.2.1 yamt },
188 1.25.2.1 yamt { PCI_PRODUCT_NVIDIA_MCP55_SATA,
189 1.25.2.1 yamt 0,
190 1.25.2.1 yamt "NVIDIA MCP55 Serial ATA Controller",
191 1.25.2.2 yamt via_sata_chip_map_6
192 1.25.2.1 yamt },
193 1.25.2.1 yamt { PCI_PRODUCT_NVIDIA_MCP55_SATA2,
194 1.25.2.1 yamt 0,
195 1.25.2.1 yamt "NVIDIA MCP55 Serial ATA Controller",
196 1.25.2.2 yamt via_sata_chip_map_6
197 1.25.2.2 yamt },
198 1.25.2.2 yamt { PCI_PRODUCT_NVIDIA_MCP61_IDE,
199 1.25.2.2 yamt 0,
200 1.25.2.2 yamt "NVIDIA MCP61 IDE Controller",
201 1.25.2.2 yamt via_chip_map
202 1.25.2.2 yamt },
203 1.25.2.2 yamt { PCI_PRODUCT_NVIDIA_MCP65_IDE,
204 1.25.2.2 yamt 0,
205 1.25.2.2 yamt "NVIDIA MCP65 IDE Controller",
206 1.25.2.2 yamt via_chip_map
207 1.25.2.2 yamt },
208 1.25.2.2 yamt { PCI_PRODUCT_NVIDIA_MCP61_SATA,
209 1.25.2.2 yamt 0,
210 1.25.2.2 yamt "NVIDIA MCP61 Serial ATA Controller",
211 1.25.2.2 yamt via_sata_chip_map_6
212 1.25.2.2 yamt },
213 1.25.2.2 yamt { PCI_PRODUCT_NVIDIA_MCP61_SATA2,
214 1.25.2.2 yamt 0,
215 1.25.2.2 yamt "NVIDIA MCP61 Serial ATA Controller",
216 1.25.2.2 yamt via_sata_chip_map_6
217 1.25.2.2 yamt },
218 1.25.2.2 yamt { PCI_PRODUCT_NVIDIA_MCP61_SATA3,
219 1.25.2.2 yamt 0,
220 1.25.2.2 yamt "NVIDIA MCP61 Serial ATA Controller",
221 1.25.2.2 yamt via_sata_chip_map_6
222 1.25.2.2 yamt },
223 1.25.2.2 yamt { PCI_PRODUCT_NVIDIA_MCP65_SATA,
224 1.25.2.2 yamt 0,
225 1.25.2.2 yamt "NVIDIA MCP65 Serial ATA Controller",
226 1.25.2.2 yamt via_sata_chip_map_6
227 1.25.2.2 yamt },
228 1.25.2.2 yamt { PCI_PRODUCT_NVIDIA_MCP65_SATA2,
229 1.25.2.2 yamt 0,
230 1.25.2.2 yamt "NVIDIA MCP65 Serial ATA Controller",
231 1.25.2.2 yamt via_sata_chip_map_6
232 1.25.2.2 yamt },
233 1.25.2.2 yamt { PCI_PRODUCT_NVIDIA_MCP65_SATA3,
234 1.25.2.2 yamt 0,
235 1.25.2.2 yamt "NVIDIA MCP65 Serial ATA Controller",
236 1.25.2.2 yamt via_sata_chip_map_6
237 1.25.2.2 yamt },
238 1.25.2.2 yamt { PCI_PRODUCT_NVIDIA_MCP65_SATA4,
239 1.25.2.2 yamt 0,
240 1.25.2.2 yamt "NVIDIA MCP65 Serial ATA Controller",
241 1.25.2.2 yamt via_sata_chip_map_6
242 1.25.2.1 yamt },
243 1.1 bouyer { 0,
244 1.1 bouyer 0,
245 1.1 bouyer NULL,
246 1.1 bouyer NULL
247 1.1 bouyer }
248 1.1 bouyer };
249 1.1 bouyer
250 1.2 thorpej static const struct pciide_product_desc pciide_via_products[] = {
251 1.1 bouyer { PCI_PRODUCT_VIATECH_VT82C586_IDE,
252 1.1 bouyer 0,
253 1.1 bouyer NULL,
254 1.1 bouyer via_chip_map,
255 1.1 bouyer },
256 1.1 bouyer { PCI_PRODUCT_VIATECH_VT82C586A_IDE,
257 1.1 bouyer 0,
258 1.1 bouyer NULL,
259 1.1 bouyer via_chip_map,
260 1.1 bouyer },
261 1.23 abs { PCI_PRODUCT_VIATECH_VT6421_RAID,
262 1.22 abs 0,
263 1.23 abs "VIA Technologies VT6421 Serial RAID Controller",
264 1.25.2.2 yamt via_sata_chip_map_new,
265 1.22 abs },
266 1.1 bouyer { PCI_PRODUCT_VIATECH_VT8237_SATA,
267 1.6 mycroft 0,
268 1.1 bouyer "VIA Technologies VT8237 SATA Controller",
269 1.25.2.2 yamt via_sata_chip_map_7,
270 1.25.2.2 yamt },
271 1.25.2.2 yamt { PCI_PRODUCT_VIATECH_VT8237A_SATA,
272 1.25.2.2 yamt 0,
273 1.25.2.2 yamt "VIA Technologies VT8237A SATA Controller",
274 1.25.2.2 yamt via_sata_chip_map_0,
275 1.1 bouyer },
276 1.25.2.1 yamt { PCI_PRODUCT_VIATECH_VT8237R_SATA,
277 1.25.2.1 yamt 0,
278 1.25.2.1 yamt "VIA Technologies VT8237R SATA Controller",
279 1.25.2.2 yamt via_sata_chip_map_0,
280 1.25.2.1 yamt },
281 1.1 bouyer { 0,
282 1.1 bouyer 0,
283 1.1 bouyer NULL,
284 1.1 bouyer NULL
285 1.1 bouyer }
286 1.1 bouyer };
287 1.1 bouyer
288 1.4 enami static const struct pciide_product_desc *
289 1.4 enami viaide_lookup(pcireg_t id)
290 1.4 enami {
291 1.4 enami
292 1.4 enami switch (PCI_VENDOR(id)) {
293 1.4 enami case PCI_VENDOR_VIATECH:
294 1.4 enami return (pciide_lookup_product(id, pciide_via_products));
295 1.4 enami
296 1.4 enami case PCI_VENDOR_AMD:
297 1.4 enami return (pciide_lookup_product(id, pciide_amd_products));
298 1.4 enami
299 1.4 enami case PCI_VENDOR_NVIDIA:
300 1.4 enami return (pciide_lookup_product(id, pciide_nvidia_products));
301 1.4 enami }
302 1.4 enami return (NULL);
303 1.4 enami }
304 1.4 enami
305 1.2 thorpej static int
306 1.25.2.2 yamt viaide_match(struct device *parent, struct cfdata *match,
307 1.25.2.2 yamt void *aux)
308 1.1 bouyer {
309 1.1 bouyer struct pci_attach_args *pa = aux;
310 1.1 bouyer
311 1.4 enami if (viaide_lookup(pa->pa_id) != NULL)
312 1.4 enami return (2);
313 1.1 bouyer return (0);
314 1.1 bouyer }
315 1.1 bouyer
316 1.2 thorpej static void
317 1.2 thorpej viaide_attach(struct device *parent, struct device *self, void *aux)
318 1.1 bouyer {
319 1.1 bouyer struct pci_attach_args *pa = aux;
320 1.1 bouyer struct pciide_softc *sc = (struct pciide_softc *)self;
321 1.4 enami const struct pciide_product_desc *pp;
322 1.1 bouyer
323 1.4 enami pp = viaide_lookup(pa->pa_id);
324 1.1 bouyer if (pp == NULL)
325 1.1 bouyer panic("viaide_attach");
326 1.1 bouyer pciide_common_attach(sc, pa, pp);
327 1.1 bouyer }
328 1.1 bouyer
329 1.5 fvdl static int
330 1.5 fvdl via_pcib_match(struct pci_attach_args *pa)
331 1.5 fvdl {
332 1.5 fvdl if (PCI_CLASS(pa->pa_class) == PCI_CLASS_BRIDGE &&
333 1.5 fvdl PCI_SUBCLASS(pa->pa_class) == PCI_SUBCLASS_BRIDGE_ISA &&
334 1.5 fvdl PCI_VENDOR(pa->pa_id) == PCI_VENDOR_VIATECH)
335 1.5 fvdl return (1);
336 1.5 fvdl return 0;
337 1.5 fvdl }
338 1.5 fvdl
339 1.2 thorpej static void
340 1.2 thorpej via_chip_map(struct pciide_softc *sc, struct pci_attach_args *pa)
341 1.1 bouyer {
342 1.1 bouyer struct pciide_channel *cp;
343 1.1 bouyer pcireg_t interface = PCI_INTERFACE(pa->pa_class);
344 1.1 bouyer pcireg_t vendor = PCI_VENDOR(pa->pa_id);
345 1.1 bouyer int channel;
346 1.1 bouyer u_int32_t ideconf;
347 1.1 bouyer bus_size_t cmdsize, ctlsize;
348 1.1 bouyer pcireg_t pcib_id, pcib_class;
349 1.5 fvdl struct pci_attach_args pcib_pa;
350 1.1 bouyer
351 1.1 bouyer if (pciide_chipen(sc, pa) == 0)
352 1.1 bouyer return;
353 1.1 bouyer
354 1.3 enami switch (vendor) {
355 1.1 bouyer case PCI_VENDOR_VIATECH:
356 1.1 bouyer /*
357 1.5 fvdl * get a PCI tag for the ISA bridge.
358 1.1 bouyer */
359 1.12 drochner if (pci_find_device(&pcib_pa, via_pcib_match) == 0)
360 1.5 fvdl goto unknown;
361 1.5 fvdl pcib_id = pcib_pa.pa_id;
362 1.5 fvdl pcib_class = pcib_pa.pa_class;
363 1.1 bouyer aprint_normal("%s: VIA Technologies ",
364 1.17 thorpej sc->sc_wdcdev.sc_atac.atac_dev.dv_xname);
365 1.1 bouyer switch (PCI_PRODUCT(pcib_id)) {
366 1.1 bouyer case PCI_PRODUCT_VIATECH_VT82C586_ISA:
367 1.1 bouyer aprint_normal("VT82C586 (Apollo VP) ");
368 1.1 bouyer if(PCI_REVISION(pcib_class) >= 0x02) {
369 1.1 bouyer aprint_normal("ATA33 controller\n");
370 1.17 thorpej sc->sc_wdcdev.sc_atac.atac_udma_cap = 2;
371 1.1 bouyer } else {
372 1.1 bouyer aprint_normal("controller\n");
373 1.17 thorpej sc->sc_wdcdev.sc_atac.atac_udma_cap = 0;
374 1.1 bouyer }
375 1.1 bouyer break;
376 1.1 bouyer case PCI_PRODUCT_VIATECH_VT82C596A:
377 1.1 bouyer aprint_normal("VT82C596A (Apollo Pro) ");
378 1.1 bouyer if (PCI_REVISION(pcib_class) >= 0x12) {
379 1.1 bouyer aprint_normal("ATA66 controller\n");
380 1.17 thorpej sc->sc_wdcdev.sc_atac.atac_udma_cap = 4;
381 1.1 bouyer } else {
382 1.1 bouyer aprint_normal("ATA33 controller\n");
383 1.17 thorpej sc->sc_wdcdev.sc_atac.atac_udma_cap = 2;
384 1.1 bouyer }
385 1.1 bouyer break;
386 1.1 bouyer case PCI_PRODUCT_VIATECH_VT82C686A_ISA:
387 1.1 bouyer aprint_normal("VT82C686A (Apollo KX133) ");
388 1.1 bouyer if (PCI_REVISION(pcib_class) >= 0x40) {
389 1.1 bouyer aprint_normal("ATA100 controller\n");
390 1.17 thorpej sc->sc_wdcdev.sc_atac.atac_udma_cap = 5;
391 1.1 bouyer } else {
392 1.1 bouyer aprint_normal("ATA66 controller\n");
393 1.17 thorpej sc->sc_wdcdev.sc_atac.atac_udma_cap = 4;
394 1.1 bouyer }
395 1.1 bouyer break;
396 1.1 bouyer case PCI_PRODUCT_VIATECH_VT8231:
397 1.1 bouyer aprint_normal("VT8231 ATA100 controller\n");
398 1.17 thorpej sc->sc_wdcdev.sc_atac.atac_udma_cap = 5;
399 1.1 bouyer break;
400 1.1 bouyer case PCI_PRODUCT_VIATECH_VT8233:
401 1.1 bouyer aprint_normal("VT8233 ATA100 controller\n");
402 1.17 thorpej sc->sc_wdcdev.sc_atac.atac_udma_cap = 5;
403 1.1 bouyer break;
404 1.1 bouyer case PCI_PRODUCT_VIATECH_VT8233A:
405 1.1 bouyer aprint_normal("VT8233A ATA133 controller\n");
406 1.17 thorpej sc->sc_wdcdev.sc_atac.atac_udma_cap = 6;
407 1.1 bouyer break;
408 1.1 bouyer case PCI_PRODUCT_VIATECH_VT8235:
409 1.1 bouyer aprint_normal("VT8235 ATA133 controller\n");
410 1.17 thorpej sc->sc_wdcdev.sc_atac.atac_udma_cap = 6;
411 1.1 bouyer break;
412 1.5 fvdl case PCI_PRODUCT_VIATECH_VT8237:
413 1.1 bouyer aprint_normal("VT8237 ATA133 controller\n");
414 1.17 thorpej sc->sc_wdcdev.sc_atac.atac_udma_cap = 6;
415 1.1 bouyer break;
416 1.1 bouyer default:
417 1.5 fvdl unknown:
418 1.1 bouyer aprint_normal("unknown VIA ATA controller\n");
419 1.17 thorpej sc->sc_wdcdev.sc_atac.atac_udma_cap = 0;
420 1.1 bouyer }
421 1.1 bouyer sc->sc_apo_regbase = APO_VIA_REGBASE;
422 1.1 bouyer break;
423 1.1 bouyer case PCI_VENDOR_AMD:
424 1.1 bouyer switch (sc->sc_pp->ide_product) {
425 1.11 bouyer case PCI_PRODUCT_AMD_PBC8111_IDE:
426 1.17 thorpej sc->sc_wdcdev.sc_atac.atac_udma_cap = 6;
427 1.11 bouyer break;
428 1.1 bouyer case PCI_PRODUCT_AMD_PBC766_IDE:
429 1.1 bouyer case PCI_PRODUCT_AMD_PBC768_IDE:
430 1.17 thorpej sc->sc_wdcdev.sc_atac.atac_udma_cap = 5;
431 1.1 bouyer break;
432 1.1 bouyer default:
433 1.17 thorpej sc->sc_wdcdev.sc_atac.atac_udma_cap = 4;
434 1.1 bouyer }
435 1.1 bouyer sc->sc_apo_regbase = APO_AMD_REGBASE;
436 1.1 bouyer break;
437 1.1 bouyer case PCI_VENDOR_NVIDIA:
438 1.1 bouyer switch (sc->sc_pp->ide_product) {
439 1.1 bouyer case PCI_PRODUCT_NVIDIA_NFORCE_ATA100:
440 1.17 thorpej sc->sc_wdcdev.sc_atac.atac_udma_cap = 5;
441 1.1 bouyer break;
442 1.1 bouyer case PCI_PRODUCT_NVIDIA_NFORCE2_ATA133:
443 1.20 jdolecek case PCI_PRODUCT_NVIDIA_NFORCE2_400_ATA133:
444 1.5 fvdl case PCI_PRODUCT_NVIDIA_NFORCE3_ATA133:
445 1.19 xtraeme case PCI_PRODUCT_NVIDIA_NFORCE3_250_ATA133:
446 1.21 kent case PCI_PRODUCT_NVIDIA_NFORCE4_ATA133:
447 1.25.2.1 yamt case PCI_PRODUCT_NVIDIA_NFORCE430_ATA133:
448 1.25.2.1 yamt case PCI_PRODUCT_NVIDIA_MCP04_IDE:
449 1.25.2.1 yamt case PCI_PRODUCT_NVIDIA_MCP55_IDE:
450 1.25.2.2 yamt case PCI_PRODUCT_NVIDIA_MCP61_IDE:
451 1.25.2.2 yamt case PCI_PRODUCT_NVIDIA_MCP65_IDE:
452 1.17 thorpej sc->sc_wdcdev.sc_atac.atac_udma_cap = 6;
453 1.1 bouyer break;
454 1.1 bouyer }
455 1.1 bouyer sc->sc_apo_regbase = APO_NVIDIA_REGBASE;
456 1.1 bouyer break;
457 1.1 bouyer default:
458 1.1 bouyer panic("via_chip_map: unknown vendor");
459 1.1 bouyer }
460 1.3 enami
461 1.1 bouyer aprint_normal("%s: bus-master DMA support present",
462 1.17 thorpej sc->sc_wdcdev.sc_atac.atac_dev.dv_xname);
463 1.1 bouyer pciide_mapreg_dma(sc, pa);
464 1.1 bouyer aprint_normal("\n");
465 1.17 thorpej sc->sc_wdcdev.sc_atac.atac_cap = ATAC_CAP_DATA16 | ATAC_CAP_DATA32;
466 1.1 bouyer if (sc->sc_dma_ok) {
467 1.17 thorpej sc->sc_wdcdev.sc_atac.atac_cap |= ATAC_CAP_DMA;
468 1.1 bouyer sc->sc_wdcdev.irqack = pciide_irqack;
469 1.17 thorpej if (sc->sc_wdcdev.sc_atac.atac_udma_cap > 0)
470 1.17 thorpej sc->sc_wdcdev.sc_atac.atac_cap |= ATAC_CAP_UDMA;
471 1.1 bouyer }
472 1.17 thorpej sc->sc_wdcdev.sc_atac.atac_pio_cap = 4;
473 1.17 thorpej sc->sc_wdcdev.sc_atac.atac_dma_cap = 2;
474 1.17 thorpej sc->sc_wdcdev.sc_atac.atac_set_modes = via_setup_channel;
475 1.17 thorpej sc->sc_wdcdev.sc_atac.atac_channels = sc->wdc_chanarray;
476 1.17 thorpej sc->sc_wdcdev.sc_atac.atac_nchannels = PCIIDE_NUM_CHANNELS;
477 1.1 bouyer
478 1.15 thorpej wdc_allocate_regs(&sc->sc_wdcdev);
479 1.15 thorpej
480 1.14 thorpej ATADEBUG_PRINT(("via_chip_map: old APO_IDECONF=0x%x, "
481 1.1 bouyer "APO_CTLMISC=0x%x, APO_DATATIM=0x%x, APO_UDMA=0x%x\n",
482 1.1 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, APO_IDECONF(sc)),
483 1.1 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, APO_CTLMISC(sc)),
484 1.1 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, APO_DATATIM(sc)),
485 1.1 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, APO_UDMA(sc))),
486 1.1 bouyer DEBUG_PROBE);
487 1.1 bouyer
488 1.1 bouyer ideconf = pci_conf_read(sc->sc_pc, sc->sc_tag, APO_IDECONF(sc));
489 1.17 thorpej for (channel = 0; channel < sc->sc_wdcdev.sc_atac.atac_nchannels;
490 1.17 thorpej channel++) {
491 1.1 bouyer cp = &sc->pciide_channels[channel];
492 1.1 bouyer if (pciide_chansetup(sc, channel, interface) == 0)
493 1.1 bouyer continue;
494 1.1 bouyer
495 1.1 bouyer if ((ideconf & APO_IDECONF_EN(channel)) == 0) {
496 1.1 bouyer aprint_normal("%s: %s channel ignored (disabled)\n",
497 1.17 thorpej sc->sc_wdcdev.sc_atac.atac_dev.dv_xname, cp->name);
498 1.15 thorpej cp->ata_channel.ch_flags |= ATACH_DISABLED;
499 1.1 bouyer continue;
500 1.1 bouyer }
501 1.1 bouyer pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize,
502 1.1 bouyer pciide_pci_intr);
503 1.1 bouyer }
504 1.1 bouyer }
505 1.1 bouyer
506 1.2 thorpej static void
507 1.15 thorpej via_setup_channel(struct ata_channel *chp)
508 1.1 bouyer {
509 1.1 bouyer u_int32_t udmatim_reg, datatim_reg;
510 1.1 bouyer u_int8_t idedma_ctl;
511 1.18 thorpej int mode, drive, s;
512 1.1 bouyer struct ata_drive_datas *drvp;
513 1.17 thorpej struct atac_softc *atac = chp->ch_atac;
514 1.16 thorpej struct pciide_channel *cp = CHAN_TO_PCHAN(chp);
515 1.16 thorpej struct pciide_softc *sc = CHAN_TO_PCIIDE(chp);
516 1.1 bouyer #ifndef PCIIDE_AMD756_ENABLEDMA
517 1.1 bouyer int rev = PCI_REVISION(
518 1.1 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, PCI_CLASS_REG));
519 1.1 bouyer #endif
520 1.1 bouyer
521 1.1 bouyer idedma_ctl = 0;
522 1.1 bouyer datatim_reg = pci_conf_read(sc->sc_pc, sc->sc_tag, APO_DATATIM(sc));
523 1.1 bouyer udmatim_reg = pci_conf_read(sc->sc_pc, sc->sc_tag, APO_UDMA(sc));
524 1.9 thorpej datatim_reg &= ~APO_DATATIM_MASK(chp->ch_channel);
525 1.9 thorpej udmatim_reg &= ~APO_UDMA_MASK(chp->ch_channel);
526 1.1 bouyer
527 1.1 bouyer /* setup DMA if needed */
528 1.1 bouyer pciide_channel_dma_setup(cp);
529 1.1 bouyer
530 1.1 bouyer for (drive = 0; drive < 2; drive++) {
531 1.1 bouyer drvp = &chp->ch_drive[drive];
532 1.1 bouyer /* If no drive, skip */
533 1.1 bouyer if ((drvp->drive_flags & DRIVE) == 0)
534 1.1 bouyer continue;
535 1.1 bouyer /* add timing values, setup DMA if needed */
536 1.1 bouyer if (((drvp->drive_flags & DRIVE_DMA) == 0 &&
537 1.1 bouyer (drvp->drive_flags & DRIVE_UDMA) == 0)) {
538 1.1 bouyer mode = drvp->PIO_mode;
539 1.1 bouyer goto pio;
540 1.1 bouyer }
541 1.17 thorpej if ((atac->atac_cap & ATAC_CAP_UDMA) &&
542 1.1 bouyer (drvp->drive_flags & DRIVE_UDMA)) {
543 1.1 bouyer /* use Ultra/DMA */
544 1.18 thorpej s = splbio();
545 1.1 bouyer drvp->drive_flags &= ~DRIVE_DMA;
546 1.18 thorpej splx(s);
547 1.9 thorpej udmatim_reg |= APO_UDMA_EN(chp->ch_channel, drive) |
548 1.9 thorpej APO_UDMA_EN_MTH(chp->ch_channel, drive);
549 1.3 enami switch (PCI_VENDOR(sc->sc_pci_id)) {
550 1.1 bouyer case PCI_VENDOR_VIATECH:
551 1.17 thorpej if (sc->sc_wdcdev.sc_atac.atac_udma_cap == 6) {
552 1.1 bouyer /* 8233a */
553 1.1 bouyer udmatim_reg |= APO_UDMA_TIME(
554 1.9 thorpej chp->ch_channel,
555 1.1 bouyer drive,
556 1.1 bouyer via_udma133_tim[drvp->UDMA_mode]);
557 1.17 thorpej } else if (sc->sc_wdcdev.sc_atac.atac_udma_cap == 5) {
558 1.1 bouyer /* 686b */
559 1.1 bouyer udmatim_reg |= APO_UDMA_TIME(
560 1.9 thorpej chp->ch_channel,
561 1.1 bouyer drive,
562 1.1 bouyer via_udma100_tim[drvp->UDMA_mode]);
563 1.17 thorpej } else if (sc->sc_wdcdev.sc_atac.atac_udma_cap == 4) {
564 1.1 bouyer /* 596b or 686a */
565 1.1 bouyer udmatim_reg |= APO_UDMA_CLK66(
566 1.9 thorpej chp->ch_channel);
567 1.1 bouyer udmatim_reg |= APO_UDMA_TIME(
568 1.9 thorpej chp->ch_channel,
569 1.1 bouyer drive,
570 1.1 bouyer via_udma66_tim[drvp->UDMA_mode]);
571 1.1 bouyer } else {
572 1.1 bouyer /* 596a or 586b */
573 1.1 bouyer udmatim_reg |= APO_UDMA_TIME(
574 1.9 thorpej chp->ch_channel,
575 1.1 bouyer drive,
576 1.1 bouyer via_udma33_tim[drvp->UDMA_mode]);
577 1.1 bouyer }
578 1.1 bouyer break;
579 1.1 bouyer case PCI_VENDOR_AMD:
580 1.1 bouyer case PCI_VENDOR_NVIDIA:
581 1.9 thorpej udmatim_reg |= APO_UDMA_TIME(chp->ch_channel,
582 1.1 bouyer drive, amd7x6_udma_tim[drvp->UDMA_mode]);
583 1.1 bouyer break;
584 1.1 bouyer }
585 1.1 bouyer /* can use PIO timings, MW DMA unused */
586 1.1 bouyer mode = drvp->PIO_mode;
587 1.1 bouyer } else {
588 1.1 bouyer /* use Multiword DMA, but only if revision is OK */
589 1.18 thorpej s = splbio();
590 1.1 bouyer drvp->drive_flags &= ~DRIVE_UDMA;
591 1.18 thorpej splx(s);
592 1.1 bouyer #ifndef PCIIDE_AMD756_ENABLEDMA
593 1.1 bouyer /*
594 1.1 bouyer * The workaround doesn't seem to be necessary
595 1.1 bouyer * with all drives, so it can be disabled by
596 1.1 bouyer * PCIIDE_AMD756_ENABLEDMA. It causes a hard hang if
597 1.1 bouyer * triggered.
598 1.1 bouyer */
599 1.1 bouyer if (PCI_VENDOR(sc->sc_pci_id) == PCI_VENDOR_AMD &&
600 1.1 bouyer sc->sc_pp->ide_product ==
601 1.3 enami PCI_PRODUCT_AMD_PBC756_IDE &&
602 1.1 bouyer AMD756_CHIPREV_DISABLEDMA(rev)) {
603 1.1 bouyer aprint_normal(
604 1.1 bouyer "%s:%d:%d: multi-word DMA disabled due "
605 1.1 bouyer "to chip revision\n",
606 1.17 thorpej sc->sc_wdcdev.sc_atac.atac_dev.dv_xname,
607 1.9 thorpej chp->ch_channel, drive);
608 1.1 bouyer mode = drvp->PIO_mode;
609 1.18 thorpej s = splbio();
610 1.1 bouyer drvp->drive_flags &= ~DRIVE_DMA;
611 1.18 thorpej splx(s);
612 1.1 bouyer goto pio;
613 1.1 bouyer }
614 1.1 bouyer #endif
615 1.1 bouyer /* mode = min(pio, dma+2) */
616 1.3 enami if (drvp->PIO_mode <= (drvp->DMA_mode + 2))
617 1.1 bouyer mode = drvp->PIO_mode;
618 1.1 bouyer else
619 1.1 bouyer mode = drvp->DMA_mode + 2;
620 1.1 bouyer }
621 1.1 bouyer idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
622 1.1 bouyer
623 1.1 bouyer pio: /* setup PIO mode */
624 1.1 bouyer if (mode <= 2) {
625 1.1 bouyer drvp->DMA_mode = 0;
626 1.1 bouyer drvp->PIO_mode = 0;
627 1.1 bouyer mode = 0;
628 1.1 bouyer } else {
629 1.1 bouyer drvp->PIO_mode = mode;
630 1.1 bouyer drvp->DMA_mode = mode - 2;
631 1.1 bouyer }
632 1.1 bouyer datatim_reg |=
633 1.9 thorpej APO_DATATIM_PULSE(chp->ch_channel, drive,
634 1.1 bouyer apollo_pio_set[mode]) |
635 1.9 thorpej APO_DATATIM_RECOV(chp->ch_channel, drive,
636 1.1 bouyer apollo_pio_rec[mode]);
637 1.1 bouyer }
638 1.1 bouyer if (idedma_ctl != 0) {
639 1.1 bouyer /* Add software bits in status register */
640 1.7 fvdl bus_space_write_1(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CTL], 0,
641 1.1 bouyer idedma_ctl);
642 1.1 bouyer }
643 1.1 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, APO_DATATIM(sc), datatim_reg);
644 1.1 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, APO_UDMA(sc), udmatim_reg);
645 1.14 thorpej ATADEBUG_PRINT(("via_chip_map: APO_DATATIM=0x%x, APO_UDMA=0x%x\n",
646 1.1 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, APO_DATATIM(sc)),
647 1.1 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, APO_UDMA(sc))), DEBUG_PROBE);
648 1.1 bouyer }
649 1.1 bouyer
650 1.25.2.2 yamt static int
651 1.25.2.2 yamt via_sata_chip_map_common(struct pciide_softc *sc, struct pci_attach_args *pa)
652 1.1 bouyer {
653 1.25.2.2 yamt bus_size_t satasize;
654 1.25.2.2 yamt int maptype, ret;
655 1.1 bouyer
656 1.1 bouyer if (pciide_chipen(sc, pa) == 0)
657 1.25.2.2 yamt return 0;
658 1.1 bouyer
659 1.1 bouyer aprint_normal("%s: bus-master DMA support present",
660 1.17 thorpej sc->sc_wdcdev.sc_atac.atac_dev.dv_xname);
661 1.1 bouyer pciide_mapreg_dma(sc, pa);
662 1.1 bouyer aprint_normal("\n");
663 1.1 bouyer
664 1.1 bouyer if (sc->sc_dma_ok) {
665 1.17 thorpej sc->sc_wdcdev.sc_atac.atac_cap |= ATAC_CAP_UDMA | ATAC_CAP_DMA;
666 1.1 bouyer sc->sc_wdcdev.irqack = pciide_irqack;
667 1.1 bouyer }
668 1.17 thorpej sc->sc_wdcdev.sc_atac.atac_pio_cap = 4;
669 1.17 thorpej sc->sc_wdcdev.sc_atac.atac_dma_cap = 2;
670 1.17 thorpej sc->sc_wdcdev.sc_atac.atac_udma_cap = 6;
671 1.17 thorpej
672 1.17 thorpej sc->sc_wdcdev.sc_atac.atac_channels = sc->wdc_chanarray;
673 1.17 thorpej sc->sc_wdcdev.sc_atac.atac_nchannels = PCIIDE_NUM_CHANNELS;
674 1.17 thorpej sc->sc_wdcdev.sc_atac.atac_cap |= ATAC_CAP_DATA16 | ATAC_CAP_DATA32;
675 1.17 thorpej sc->sc_wdcdev.sc_atac.atac_set_modes = sata_setup_channel;
676 1.1 bouyer
677 1.15 thorpej wdc_allocate_regs(&sc->sc_wdcdev);
678 1.25.2.2 yamt maptype = pci_mapreg_type(pa->pa_pc, pa->pa_tag,
679 1.25.2.2 yamt PCI_MAPREG_START + 0x14);
680 1.25.2.2 yamt switch(maptype) {
681 1.25.2.2 yamt case PCI_MAPREG_TYPE_IO:
682 1.25.2.2 yamt ret = pci_mapreg_map(pa, PCI_MAPREG_START + 0x14,
683 1.25.2.2 yamt PCI_MAPREG_TYPE_IO, 0, &sc->sc_ba5_st, &sc->sc_ba5_sh,
684 1.25.2.2 yamt NULL, &satasize);
685 1.25.2.2 yamt break;
686 1.25.2.2 yamt case PCI_MAPREG_MEM_TYPE_32BIT:
687 1.25.2.2 yamt ret = pci_mapreg_map(pa, PCI_MAPREG_START + 0x14,
688 1.25.2.2 yamt PCI_MAPREG_TYPE_MEM | PCI_MAPREG_MEM_TYPE_32BIT,
689 1.25.2.2 yamt 0, &sc->sc_ba5_st, &sc->sc_ba5_sh,
690 1.25.2.2 yamt NULL, &satasize);
691 1.25.2.2 yamt break;
692 1.25.2.2 yamt default:
693 1.25.2.2 yamt aprint_error("%s: couldn't map sata regs, unsupported"
694 1.25.2.2 yamt "maptype (0x%x)\n", sc->sc_wdcdev.sc_atac.atac_dev.dv_xname,
695 1.25.2.2 yamt maptype);
696 1.25.2.2 yamt return 0;
697 1.25.2.2 yamt }
698 1.25.2.2 yamt if (ret != 0) {
699 1.25.2.2 yamt aprint_error("%s: couldn't map sata regs\n",
700 1.25.2.2 yamt sc->sc_wdcdev.sc_atac.atac_dev.dv_xname);
701 1.25.2.2 yamt return 0;
702 1.25.2.2 yamt }
703 1.25.2.2 yamt return 1;
704 1.25.2.2 yamt }
705 1.25.2.2 yamt
706 1.25.2.2 yamt static void
707 1.25.2.2 yamt via_sata_chip_map(struct pciide_softc *sc, struct pci_attach_args *pa,
708 1.25.2.2 yamt int satareg_shift)
709 1.25.2.2 yamt {
710 1.25.2.2 yamt struct pciide_channel *cp;
711 1.25.2.2 yamt struct ata_channel *wdc_cp;
712 1.25.2.2 yamt struct wdc_regs *wdr;
713 1.25.2.2 yamt pcireg_t interface = PCI_INTERFACE(pa->pa_class);
714 1.25.2.2 yamt int channel;
715 1.25.2.2 yamt bus_size_t cmdsize, ctlsize;
716 1.25.2.2 yamt
717 1.25.2.2 yamt if (via_sata_chip_map_common(sc, pa) == 0)
718 1.25.2.2 yamt return;
719 1.25.2.2 yamt
720 1.25.2.2 yamt if (interface == 0) {
721 1.25.2.2 yamt ATADEBUG_PRINT(("via_sata_chip_map interface == 0\n"),
722 1.25.2.2 yamt DEBUG_PROBE);
723 1.25.2.2 yamt interface = PCIIDE_INTERFACE_BUS_MASTER_DMA |
724 1.25.2.2 yamt PCIIDE_INTERFACE_PCI(0) | PCIIDE_INTERFACE_PCI(1);
725 1.25.2.2 yamt }
726 1.15 thorpej
727 1.17 thorpej for (channel = 0; channel < sc->sc_wdcdev.sc_atac.atac_nchannels;
728 1.17 thorpej channel++) {
729 1.1 bouyer cp = &sc->pciide_channels[channel];
730 1.1 bouyer if (pciide_chansetup(sc, channel, interface) == 0)
731 1.1 bouyer continue;
732 1.25.2.2 yamt wdc_cp = &cp->ata_channel;
733 1.25.2.2 yamt wdr = CHAN_TO_WDC_REGS(wdc_cp);
734 1.25.2.2 yamt wdr->sata_iot = sc->sc_ba5_st;
735 1.25.2.2 yamt wdr->sata_baseioh = sc->sc_ba5_sh;
736 1.25.2.2 yamt if (bus_space_subregion(wdr->sata_iot, wdr->sata_baseioh,
737 1.25.2.2 yamt (wdc_cp->ch_channel << satareg_shift) + 0x0, 1,
738 1.25.2.2 yamt &wdr->sata_status) != 0) {
739 1.25.2.2 yamt aprint_error("%s: couldn't map channel %d "
740 1.25.2.2 yamt "sata_status regs\n",
741 1.25.2.2 yamt sc->sc_wdcdev.sc_atac.atac_dev.dv_xname,
742 1.25.2.2 yamt wdc_cp->ch_channel);
743 1.25.2.2 yamt continue;
744 1.25.2.2 yamt }
745 1.25.2.2 yamt if (bus_space_subregion(wdr->sata_iot, wdr->sata_baseioh,
746 1.25.2.2 yamt (wdc_cp->ch_channel << satareg_shift) + 0x4, 1,
747 1.25.2.2 yamt &wdr->sata_error) != 0) {
748 1.25.2.2 yamt aprint_error("%s: couldn't map channel %d "
749 1.25.2.2 yamt "sata_error regs\n",
750 1.25.2.2 yamt sc->sc_wdcdev.sc_atac.atac_dev.dv_xname,
751 1.25.2.2 yamt wdc_cp->ch_channel);
752 1.25.2.2 yamt continue;
753 1.25.2.2 yamt }
754 1.25.2.2 yamt if (bus_space_subregion(wdr->sata_iot, wdr->sata_baseioh,
755 1.25.2.2 yamt (wdc_cp->ch_channel << satareg_shift) + 0x8, 1,
756 1.25.2.2 yamt &wdr->sata_control) != 0) {
757 1.25.2.2 yamt aprint_error("%s: couldn't map channel %d "
758 1.25.2.2 yamt "sata_control regs\n",
759 1.25.2.2 yamt sc->sc_wdcdev.sc_atac.atac_dev.dv_xname,
760 1.25.2.2 yamt wdc_cp->ch_channel);
761 1.25.2.2 yamt continue;
762 1.25.2.2 yamt }
763 1.25.2.2 yamt sc->sc_wdcdev.sc_atac.atac_probe = wdc_sataprobe;
764 1.1 bouyer pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize,
765 1.3 enami pciide_pci_intr);
766 1.1 bouyer }
767 1.1 bouyer }
768 1.25.2.2 yamt
769 1.25.2.2 yamt static void
770 1.25.2.2 yamt via_sata_chip_map_0(struct pciide_softc *sc, struct pci_attach_args *pa)
771 1.25.2.2 yamt {
772 1.25.2.2 yamt via_sata_chip_map(sc, pa, 0);
773 1.25.2.2 yamt }
774 1.25.2.2 yamt
775 1.25.2.2 yamt static void
776 1.25.2.2 yamt via_sata_chip_map_6(struct pciide_softc *sc, struct pci_attach_args *pa)
777 1.25.2.2 yamt {
778 1.25.2.2 yamt via_sata_chip_map(sc, pa, 6);
779 1.25.2.2 yamt }
780 1.25.2.2 yamt
781 1.25.2.2 yamt static void
782 1.25.2.2 yamt via_sata_chip_map_7(struct pciide_softc *sc, struct pci_attach_args *pa)
783 1.25.2.2 yamt {
784 1.25.2.2 yamt via_sata_chip_map(sc, pa, 7);
785 1.25.2.2 yamt }
786 1.25.2.2 yamt
787 1.25.2.2 yamt static void
788 1.25.2.2 yamt via_sata_chip_map_new(struct pciide_softc *sc, struct pci_attach_args *pa)
789 1.25.2.2 yamt {
790 1.25.2.2 yamt struct pciide_channel *cp;
791 1.25.2.2 yamt struct ata_channel *wdc_cp;
792 1.25.2.2 yamt struct wdc_regs *wdr;
793 1.25.2.2 yamt pcireg_t interface = PCI_INTERFACE(pa->pa_class);
794 1.25.2.2 yamt int channel;
795 1.25.2.2 yamt bus_size_t cmdsize;
796 1.25.2.2 yamt pci_intr_handle_t intrhandle;
797 1.25.2.2 yamt const char *intrstr;
798 1.25.2.2 yamt int i;
799 1.25.2.2 yamt
800 1.25.2.2 yamt if (via_sata_chip_map_common(sc, pa) == 0)
801 1.25.2.2 yamt return;
802 1.25.2.2 yamt
803 1.25.2.2 yamt if (interface == 0) {
804 1.25.2.2 yamt ATADEBUG_PRINT(("via_sata_chip_map interface == 0\n"),
805 1.25.2.2 yamt DEBUG_PROBE);
806 1.25.2.2 yamt interface = PCIIDE_INTERFACE_BUS_MASTER_DMA |
807 1.25.2.2 yamt PCIIDE_INTERFACE_PCI(0) | PCIIDE_INTERFACE_PCI(1);
808 1.25.2.2 yamt }
809 1.25.2.2 yamt
810 1.25.2.2 yamt if (pci_intr_map(pa, &intrhandle) != 0) {
811 1.25.2.2 yamt aprint_error("%s: couldn't map native-PCI interrupt\n",
812 1.25.2.2 yamt sc->sc_wdcdev.sc_atac.atac_dev.dv_xname);
813 1.25.2.2 yamt return;
814 1.25.2.2 yamt }
815 1.25.2.2 yamt intrstr = pci_intr_string(pa->pa_pc, intrhandle);
816 1.25.2.2 yamt sc->sc_pci_ih = pci_intr_establish(pa->pa_pc,
817 1.25.2.2 yamt intrhandle, IPL_BIO, pciide_pci_intr, sc);
818 1.25.2.2 yamt if (sc->sc_pci_ih == NULL) {
819 1.25.2.2 yamt aprint_error(
820 1.25.2.2 yamt "%s: couldn't establish native-PCI interrupt",
821 1.25.2.2 yamt sc->sc_wdcdev.sc_atac.atac_dev.dv_xname);
822 1.25.2.2 yamt if (intrstr != NULL)
823 1.25.2.2 yamt aprint_error(" at %s", intrstr);
824 1.25.2.2 yamt aprint_error("\n");
825 1.25.2.2 yamt return;
826 1.25.2.2 yamt }
827 1.25.2.2 yamt aprint_normal("%s: using %s for native-PCI interrupt\n",
828 1.25.2.2 yamt sc->sc_wdcdev.sc_atac.atac_dev.dv_xname,
829 1.25.2.2 yamt intrstr ? intrstr : "unknown interrupt");
830 1.25.2.2 yamt
831 1.25.2.2 yamt for (channel = 0; channel < sc->sc_wdcdev.sc_atac.atac_nchannels;
832 1.25.2.2 yamt channel++) {
833 1.25.2.2 yamt cp = &sc->pciide_channels[channel];
834 1.25.2.2 yamt if (pciide_chansetup(sc, channel, interface) == 0)
835 1.25.2.2 yamt continue;
836 1.25.2.2 yamt cp->ata_channel.ch_ndrive = 1;
837 1.25.2.2 yamt wdc_cp = &cp->ata_channel;
838 1.25.2.2 yamt wdr = CHAN_TO_WDC_REGS(wdc_cp);
839 1.25.2.2 yamt
840 1.25.2.2 yamt wdr->sata_iot = sc->sc_ba5_st;
841 1.25.2.2 yamt wdr->sata_baseioh = sc->sc_ba5_sh;
842 1.25.2.2 yamt if (bus_space_subregion(wdr->sata_iot, wdr->sata_baseioh,
843 1.25.2.2 yamt (wdc_cp->ch_channel << 6) + 0x0, 1,
844 1.25.2.2 yamt &wdr->sata_status) != 0) {
845 1.25.2.2 yamt aprint_error("%s: couldn't map channel %d "
846 1.25.2.2 yamt "sata_status regs\n",
847 1.25.2.2 yamt sc->sc_wdcdev.sc_atac.atac_dev.dv_xname,
848 1.25.2.2 yamt wdc_cp->ch_channel);
849 1.25.2.2 yamt continue;
850 1.25.2.2 yamt }
851 1.25.2.2 yamt if (bus_space_subregion(wdr->sata_iot, wdr->sata_baseioh,
852 1.25.2.2 yamt (wdc_cp->ch_channel << 6) + 0x4, 1,
853 1.25.2.2 yamt &wdr->sata_error) != 0) {
854 1.25.2.2 yamt aprint_error("%s: couldn't map channel %d "
855 1.25.2.2 yamt "sata_error regs\n",
856 1.25.2.2 yamt sc->sc_wdcdev.sc_atac.atac_dev.dv_xname,
857 1.25.2.2 yamt wdc_cp->ch_channel);
858 1.25.2.2 yamt continue;
859 1.25.2.2 yamt }
860 1.25.2.2 yamt if (bus_space_subregion(wdr->sata_iot, wdr->sata_baseioh,
861 1.25.2.2 yamt (wdc_cp->ch_channel << 6) + 0x8, 1,
862 1.25.2.2 yamt &wdr->sata_control) != 0) {
863 1.25.2.2 yamt aprint_error("%s: couldn't map channel %d "
864 1.25.2.2 yamt "sata_control regs\n",
865 1.25.2.2 yamt sc->sc_wdcdev.sc_atac.atac_dev.dv_xname,
866 1.25.2.2 yamt wdc_cp->ch_channel);
867 1.25.2.2 yamt continue;
868 1.25.2.2 yamt }
869 1.25.2.2 yamt sc->sc_wdcdev.sc_atac.atac_probe = wdc_sataprobe;
870 1.25.2.2 yamt
871 1.25.2.2 yamt if (pci_mapreg_map(pa, (0x10 + (4 * (channel))),
872 1.25.2.2 yamt PCI_MAPREG_TYPE_IO, 0, &wdr->cmd_iot, &wdr->cmd_baseioh,
873 1.25.2.2 yamt NULL, &cmdsize) != 0) {
874 1.25.2.2 yamt aprint_error("%s: couldn't map %s channel regs\n",
875 1.25.2.2 yamt sc->sc_wdcdev.sc_atac.atac_dev.dv_xname,
876 1.25.2.2 yamt cp->name);
877 1.25.2.2 yamt }
878 1.25.2.2 yamt wdr->ctl_iot = wdr->cmd_iot;
879 1.25.2.2 yamt for (i = 0; i < WDC_NREG; i++) {
880 1.25.2.2 yamt if (bus_space_subregion(wdr->cmd_iot,
881 1.25.2.2 yamt wdr->cmd_baseioh, i, i == 0 ? 4 : 1,
882 1.25.2.2 yamt &wdr->cmd_iohs[i]) != 0) {
883 1.25.2.2 yamt aprint_error("%s: couldn't subregion %s "
884 1.25.2.2 yamt "channel cmd regs\n",
885 1.25.2.2 yamt sc->sc_wdcdev.sc_atac.atac_dev.dv_xname,
886 1.25.2.2 yamt cp->name);
887 1.25.2.2 yamt return;
888 1.25.2.2 yamt }
889 1.25.2.2 yamt }
890 1.25.2.2 yamt if (bus_space_subregion(wdr->cmd_iot, wdr->cmd_baseioh,
891 1.25.2.2 yamt WDC_NREG + 2, 1, &wdr->ctl_ioh) != 0) {
892 1.25.2.2 yamt aprint_error("%s: couldn't map channel %d ctl regs\n",
893 1.25.2.2 yamt sc->sc_wdcdev.sc_atac.atac_dev.dv_xname, channel);
894 1.25.2.2 yamt return;
895 1.25.2.2 yamt }
896 1.25.2.2 yamt wdc_init_shadow_regs(wdc_cp);
897 1.25.2.2 yamt wdcattach(wdc_cp);
898 1.25.2.2 yamt }
899 1.25.2.2 yamt }
900