Home | History | Annotate | Line # | Download | only in pci
viaide.c revision 1.25.2.5
      1  1.25.2.5      yamt /*	$NetBSD: viaide.c,v 1.25.2.5 2007/10/27 11:33:35 yamt Exp $	*/
      2       1.1    bouyer 
      3       1.1    bouyer /*
      4       1.1    bouyer  * Copyright (c) 1999, 2000, 2001 Manuel Bouyer.
      5       1.1    bouyer  *
      6       1.1    bouyer  * Redistribution and use in source and binary forms, with or without
      7       1.1    bouyer  * modification, are permitted provided that the following conditions
      8       1.1    bouyer  * are met:
      9       1.1    bouyer  * 1. Redistributions of source code must retain the above copyright
     10       1.1    bouyer  *    notice, this list of conditions and the following disclaimer.
     11       1.1    bouyer  * 2. Redistributions in binary form must reproduce the above copyright
     12       1.1    bouyer  *    notice, this list of conditions and the following disclaimer in the
     13       1.1    bouyer  *    documentation and/or other materials provided with the distribution.
     14       1.1    bouyer  * 3. All advertising materials mentioning features or use of this software
     15       1.1    bouyer  *    must display the following acknowledgement:
     16       1.1    bouyer  *	This product includes software developed by Manuel Bouyer.
     17       1.1    bouyer  * 4. The name of the author may not be used to endorse or promote products
     18       1.1    bouyer  *    derived from this software without specific prior written permission.
     19       1.1    bouyer  *
     20       1.1    bouyer  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     21       1.1    bouyer  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     22       1.1    bouyer  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     23      1.24     perry  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     24       1.1    bouyer  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
     25       1.1    bouyer  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
     26       1.1    bouyer  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
     27       1.1    bouyer  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
     28       1.1    bouyer  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
     29       1.1    bouyer  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
     30       1.1    bouyer  *
     31       1.1    bouyer  */
     32       1.1    bouyer 
     33      1.25     lukem #include <sys/cdefs.h>
     34  1.25.2.5      yamt __KERNEL_RCSID(0, "$NetBSD: viaide.c,v 1.25.2.5 2007/10/27 11:33:35 yamt Exp $");
     35      1.25     lukem 
     36       1.1    bouyer #include <sys/param.h>
     37       1.1    bouyer #include <sys/systm.h>
     38       1.1    bouyer 
     39       1.1    bouyer #include <dev/pci/pcivar.h>
     40       1.1    bouyer #include <dev/pci/pcidevs.h>
     41       1.1    bouyer #include <dev/pci/pciidereg.h>
     42       1.1    bouyer #include <dev/pci/pciidevar.h>
     43       1.1    bouyer #include <dev/pci/pciide_apollo_reg.h>
     44       1.1    bouyer 
     45       1.5      fvdl static int	via_pcib_match(struct pci_attach_args *);
     46       1.4     enami static void	via_chip_map(struct pciide_softc *, struct pci_attach_args *);
     47  1.25.2.2      yamt static int	via_sata_chip_map_common(struct pciide_softc *,
     48  1.25.2.2      yamt 		    struct pci_attach_args *);
     49       1.4     enami static void	via_sata_chip_map(struct pciide_softc *,
     50  1.25.2.2      yamt 		    struct pci_attach_args *, int);
     51  1.25.2.2      yamt static void	via_sata_chip_map_0(struct pciide_softc *,
     52  1.25.2.2      yamt 		    struct pci_attach_args *);
     53  1.25.2.2      yamt static void	via_sata_chip_map_6(struct pciide_softc *,
     54  1.25.2.2      yamt 		    struct pci_attach_args *);
     55  1.25.2.2      yamt static void	via_sata_chip_map_7(struct pciide_softc *,
     56  1.25.2.2      yamt 		    struct pci_attach_args *);
     57  1.25.2.2      yamt static void	via_sata_chip_map_new(struct pciide_softc *,
     58       1.4     enami 		    struct pci_attach_args *);
     59      1.15   thorpej static void	via_setup_channel(struct ata_channel *);
     60       1.4     enami 
     61       1.4     enami static int	viaide_match(struct device *, struct cfdata *, void *);
     62       1.4     enami static void	viaide_attach(struct device *, struct device *, void *);
     63       1.4     enami static const struct pciide_product_desc *
     64       1.4     enami 		viaide_lookup(pcireg_t);
     65       1.1    bouyer 
     66       1.1    bouyer CFATTACH_DECL(viaide, sizeof(struct pciide_softc),
     67       1.1    bouyer     viaide_match, viaide_attach, NULL, NULL);
     68       1.1    bouyer 
     69       1.2   thorpej static const struct pciide_product_desc pciide_amd_products[] =  {
     70       1.1    bouyer 	{ PCI_PRODUCT_AMD_PBC756_IDE,
     71       1.1    bouyer 	  0,
     72       1.1    bouyer 	  "Advanced Micro Devices AMD756 IDE Controller",
     73       1.1    bouyer 	  via_chip_map
     74       1.1    bouyer 	},
     75       1.1    bouyer 	{ PCI_PRODUCT_AMD_PBC766_IDE,
     76       1.1    bouyer 	  0,
     77       1.1    bouyer 	  "Advanced Micro Devices AMD766 IDE Controller",
     78       1.1    bouyer 	  via_chip_map
     79       1.1    bouyer 	},
     80       1.1    bouyer 	{ PCI_PRODUCT_AMD_PBC768_IDE,
     81       1.1    bouyer 	  0,
     82       1.1    bouyer 	  "Advanced Micro Devices AMD768 IDE Controller",
     83       1.1    bouyer 	  via_chip_map
     84       1.1    bouyer 	},
     85       1.1    bouyer 	{ PCI_PRODUCT_AMD_PBC8111_IDE,
     86       1.1    bouyer 	  0,
     87       1.1    bouyer 	  "Advanced Micro Devices AMD8111 IDE Controller",
     88       1.1    bouyer 	  via_chip_map
     89       1.1    bouyer 	},
     90  1.25.2.3      yamt 	{ PCI_PRODUCT_AMD_CS5536_IDE,
     91  1.25.2.3      yamt 	  0,
     92  1.25.2.3      yamt 	  "Advanced Micro Devices CS5536 IDE Controller",
     93  1.25.2.3      yamt 	  via_chip_map
     94  1.25.2.3      yamt 	},
     95       1.1    bouyer 	{ 0,
     96       1.1    bouyer 	  0,
     97       1.1    bouyer 	  NULL,
     98       1.1    bouyer 	  NULL
     99       1.1    bouyer 	}
    100       1.1    bouyer };
    101       1.1    bouyer 
    102       1.2   thorpej static const struct pciide_product_desc pciide_nvidia_products[] = {
    103       1.1    bouyer 	{ PCI_PRODUCT_NVIDIA_NFORCE_ATA100,
    104       1.1    bouyer 	  0,
    105       1.1    bouyer 	  "NVIDIA nForce IDE Controller",
    106       1.1    bouyer 	  via_chip_map
    107       1.1    bouyer 	},
    108       1.1    bouyer 	{ PCI_PRODUCT_NVIDIA_NFORCE2_ATA133,
    109       1.1    bouyer 	  0,
    110       1.1    bouyer 	  "NVIDIA nForce2 IDE Controller",
    111       1.1    bouyer 	  via_chip_map
    112       1.1    bouyer 	},
    113      1.20  jdolecek 	{ PCI_PRODUCT_NVIDIA_NFORCE2_400_ATA133,
    114      1.20  jdolecek 	  0,
    115      1.20  jdolecek 	  "NVIDIA nForce2 Ultra 400 IDE Controller",
    116      1.20  jdolecek 	  via_chip_map
    117      1.20  jdolecek 	},
    118      1.20  jdolecek 	{ PCI_PRODUCT_NVIDIA_NFORCE2_400_SATA,
    119      1.20  jdolecek 	  0,
    120      1.20  jdolecek 	  "NVIDIA nForce2 Ultra 400 Serial ATA Controller",
    121  1.25.2.2      yamt 	  via_sata_chip_map_6
    122      1.20  jdolecek 	},
    123      1.10      fvdl 	{ PCI_PRODUCT_NVIDIA_NFORCE3_ATA133,
    124      1.10      fvdl 	  0,
    125      1.10      fvdl 	  "NVIDIA nForce3 IDE Controller",
    126      1.10      fvdl 	  via_chip_map
    127      1.10      fvdl 	},
    128      1.19   xtraeme 	{ PCI_PRODUCT_NVIDIA_NFORCE3_250_ATA133,
    129      1.19   xtraeme 	  0,
    130      1.19   xtraeme 	  "NVIDIA nForce3 250 IDE Controller",
    131      1.19   xtraeme 	  via_chip_map
    132      1.19   xtraeme 	},
    133      1.19   xtraeme 	{ PCI_PRODUCT_NVIDIA_NFORCE3_250_SATA,
    134      1.19   xtraeme 	  0,
    135      1.19   xtraeme 	  "NVIDIA nForce3 250 Serial ATA Controller",
    136  1.25.2.2      yamt 	  via_sata_chip_map_6
    137  1.25.2.2      yamt 	},
    138  1.25.2.2      yamt 	{ PCI_PRODUCT_NVIDIA_NFORCE3_250_SATA2,
    139  1.25.2.2      yamt 	  0,
    140  1.25.2.2      yamt 	  "NVIDIA nForce3 250 Serial ATA Controller",
    141  1.25.2.2      yamt 	  via_sata_chip_map_6
    142      1.19   xtraeme 	},
    143      1.21      kent 	{ PCI_PRODUCT_NVIDIA_NFORCE4_ATA133,
    144      1.21      kent 	  0,
    145      1.21      kent 	  "NVIDIA nForce4 IDE Controller",
    146      1.21      kent 	  via_chip_map
    147      1.21      kent 	},
    148      1.21      kent 	{ PCI_PRODUCT_NVIDIA_NFORCE4_SATA1,
    149      1.21      kent 	  0,
    150      1.21      kent 	  "NVIDIA nForce4 Serial ATA Controller",
    151  1.25.2.2      yamt 	  via_sata_chip_map_6
    152      1.21      kent 	},
    153      1.21      kent 	{ PCI_PRODUCT_NVIDIA_NFORCE4_SATA2,
    154      1.21      kent 	  0,
    155      1.21      kent 	  "NVIDIA nForce4 Serial ATA Controller",
    156  1.25.2.2      yamt 	  via_sata_chip_map_6
    157      1.21      kent 	},
    158  1.25.2.1      yamt 	{ PCI_PRODUCT_NVIDIA_NFORCE430_ATA133,
    159  1.25.2.1      yamt 	  0,
    160  1.25.2.1      yamt 	  "NVIDIA nForce430 IDE Controller",
    161  1.25.2.1      yamt 	  via_chip_map
    162  1.25.2.1      yamt 	},
    163  1.25.2.1      yamt 	{ PCI_PRODUCT_NVIDIA_NFORCE430_SATA1,
    164  1.25.2.1      yamt 	  0,
    165  1.25.2.1      yamt 	  "NVIDIA nForce430 Serial ATA Controller",
    166  1.25.2.2      yamt 	  via_sata_chip_map_6
    167  1.25.2.1      yamt 	},
    168  1.25.2.1      yamt 	{ PCI_PRODUCT_NVIDIA_NFORCE430_SATA2,
    169  1.25.2.1      yamt 	  0,
    170  1.25.2.1      yamt 	  "NVIDIA nForce430 Serial ATA Controller",
    171  1.25.2.2      yamt 	  via_sata_chip_map_6
    172  1.25.2.1      yamt 	},
    173  1.25.2.1      yamt 	{ PCI_PRODUCT_NVIDIA_MCP04_IDE,
    174  1.25.2.1      yamt 	  0,
    175  1.25.2.1      yamt 	  "NVIDIA MCP04 IDE Controller",
    176  1.25.2.1      yamt 	  via_chip_map
    177  1.25.2.1      yamt 	},
    178  1.25.2.1      yamt 	{ PCI_PRODUCT_NVIDIA_MCP04_SATA,
    179  1.25.2.1      yamt 	  0,
    180  1.25.2.1      yamt 	  "NVIDIA MCP04 Serial ATA Controller",
    181  1.25.2.2      yamt 	  via_sata_chip_map_6
    182  1.25.2.1      yamt 	},
    183  1.25.2.1      yamt 	{ PCI_PRODUCT_NVIDIA_MCP04_SATA2,
    184  1.25.2.1      yamt 	  0,
    185  1.25.2.1      yamt 	  "NVIDIA MCP04 Serial ATA Controller",
    186  1.25.2.2      yamt 	  via_sata_chip_map_6
    187  1.25.2.1      yamt 	},
    188  1.25.2.1      yamt 	{ PCI_PRODUCT_NVIDIA_MCP55_IDE,
    189  1.25.2.1      yamt 	  0,
    190  1.25.2.1      yamt 	  "NVIDIA MCP55 IDE Controller",
    191  1.25.2.1      yamt 	  via_chip_map
    192  1.25.2.1      yamt 	},
    193  1.25.2.1      yamt 	{ PCI_PRODUCT_NVIDIA_MCP55_SATA,
    194  1.25.2.1      yamt 	  0,
    195  1.25.2.1      yamt 	  "NVIDIA MCP55 Serial ATA Controller",
    196  1.25.2.2      yamt 	  via_sata_chip_map_6
    197  1.25.2.1      yamt 	},
    198  1.25.2.1      yamt 	{ PCI_PRODUCT_NVIDIA_MCP55_SATA2,
    199  1.25.2.1      yamt 	  0,
    200  1.25.2.1      yamt 	  "NVIDIA MCP55 Serial ATA Controller",
    201  1.25.2.2      yamt 	  via_sata_chip_map_6
    202  1.25.2.2      yamt 	},
    203  1.25.2.2      yamt 	{ PCI_PRODUCT_NVIDIA_MCP61_IDE,
    204  1.25.2.2      yamt 	  0,
    205  1.25.2.2      yamt 	  "NVIDIA MCP61 IDE Controller",
    206  1.25.2.2      yamt 	  via_chip_map
    207  1.25.2.2      yamt 	},
    208  1.25.2.2      yamt 	{ PCI_PRODUCT_NVIDIA_MCP65_IDE,
    209  1.25.2.2      yamt 	  0,
    210  1.25.2.2      yamt 	  "NVIDIA MCP65 IDE Controller",
    211  1.25.2.2      yamt 	  via_chip_map
    212  1.25.2.2      yamt 	},
    213  1.25.2.2      yamt 	{ PCI_PRODUCT_NVIDIA_MCP61_SATA,
    214  1.25.2.2      yamt 	  0,
    215  1.25.2.2      yamt 	  "NVIDIA MCP61 Serial ATA Controller",
    216  1.25.2.2      yamt 	  via_sata_chip_map_6
    217  1.25.2.2      yamt 	},
    218  1.25.2.2      yamt 	{ PCI_PRODUCT_NVIDIA_MCP61_SATA2,
    219  1.25.2.2      yamt 	  0,
    220  1.25.2.2      yamt 	  "NVIDIA MCP61 Serial ATA Controller",
    221  1.25.2.2      yamt 	  via_sata_chip_map_6
    222  1.25.2.2      yamt 	},
    223  1.25.2.2      yamt 	{ PCI_PRODUCT_NVIDIA_MCP61_SATA3,
    224  1.25.2.2      yamt 	  0,
    225  1.25.2.2      yamt 	  "NVIDIA MCP61 Serial ATA Controller",
    226  1.25.2.2      yamt 	  via_sata_chip_map_6
    227  1.25.2.2      yamt 	},
    228  1.25.2.2      yamt 	{ PCI_PRODUCT_NVIDIA_MCP65_SATA,
    229  1.25.2.2      yamt 	  0,
    230  1.25.2.2      yamt 	  "NVIDIA MCP65 Serial ATA Controller",
    231  1.25.2.2      yamt 	  via_sata_chip_map_6
    232  1.25.2.2      yamt 	},
    233  1.25.2.2      yamt 	{ PCI_PRODUCT_NVIDIA_MCP65_SATA2,
    234  1.25.2.2      yamt 	  0,
    235  1.25.2.2      yamt 	  "NVIDIA MCP65 Serial ATA Controller",
    236  1.25.2.2      yamt 	  via_sata_chip_map_6
    237  1.25.2.2      yamt 	},
    238  1.25.2.2      yamt 	{ PCI_PRODUCT_NVIDIA_MCP65_SATA3,
    239  1.25.2.2      yamt 	  0,
    240  1.25.2.2      yamt 	  "NVIDIA MCP65 Serial ATA Controller",
    241  1.25.2.2      yamt 	  via_sata_chip_map_6
    242  1.25.2.2      yamt 	},
    243  1.25.2.2      yamt 	{ PCI_PRODUCT_NVIDIA_MCP65_SATA4,
    244  1.25.2.2      yamt 	  0,
    245  1.25.2.2      yamt 	  "NVIDIA MCP65 Serial ATA Controller",
    246  1.25.2.2      yamt 	  via_sata_chip_map_6
    247  1.25.2.1      yamt 	},
    248  1.25.2.4      yamt 	{ PCI_PRODUCT_NVIDIA_MCP67_IDE,
    249  1.25.2.4      yamt 	  0,
    250  1.25.2.4      yamt 	  "NVIDIA MCP67 IDE Controller",
    251  1.25.2.4      yamt 	  via_chip_map,
    252  1.25.2.4      yamt 	},
    253  1.25.2.4      yamt 	{ PCI_PRODUCT_NVIDIA_MCP67_SATA,
    254  1.25.2.4      yamt 	  0,
    255  1.25.2.4      yamt 	  "NVIDIA MCP67 Serial ATA Controller",
    256  1.25.2.4      yamt 	  via_sata_chip_map_6,
    257  1.25.2.4      yamt 	},
    258  1.25.2.4      yamt 	{ PCI_PRODUCT_NVIDIA_MCP67_SATA2,
    259  1.25.2.4      yamt 	  0,
    260  1.25.2.4      yamt 	  "NVIDIA MCP67 Serial ATA Controller",
    261  1.25.2.4      yamt 	  via_sata_chip_map_6,
    262  1.25.2.4      yamt 	},
    263  1.25.2.4      yamt 	{ PCI_PRODUCT_NVIDIA_MCP67_SATA3,
    264  1.25.2.4      yamt 	  0,
    265  1.25.2.4      yamt 	  "NVIDIA MCP67 Serial ATA Controller",
    266  1.25.2.4      yamt 	  via_sata_chip_map_6,
    267  1.25.2.4      yamt 	},
    268  1.25.2.4      yamt 	{ PCI_PRODUCT_NVIDIA_MCP67_SATA4,
    269  1.25.2.4      yamt 	  0,
    270  1.25.2.4      yamt 	  "NVIDIA MCP67 Serial ATA Controller",
    271  1.25.2.4      yamt 	  via_sata_chip_map_6,
    272  1.25.2.4      yamt 	},
    273       1.1    bouyer 	{ 0,
    274       1.1    bouyer 	  0,
    275       1.1    bouyer 	  NULL,
    276       1.1    bouyer 	  NULL
    277       1.1    bouyer 	}
    278       1.1    bouyer };
    279       1.1    bouyer 
    280       1.2   thorpej static const struct pciide_product_desc pciide_via_products[] =  {
    281       1.1    bouyer 	{ PCI_PRODUCT_VIATECH_VT82C586_IDE,
    282       1.1    bouyer 	  0,
    283       1.1    bouyer 	  NULL,
    284       1.1    bouyer 	  via_chip_map,
    285       1.1    bouyer 	 },
    286       1.1    bouyer 	{ PCI_PRODUCT_VIATECH_VT82C586A_IDE,
    287       1.1    bouyer 	  0,
    288       1.1    bouyer 	  NULL,
    289       1.1    bouyer 	  via_chip_map,
    290       1.1    bouyer 	},
    291  1.25.2.4      yamt 	{ PCI_PRODUCT_VIATECH_CX700_IDE,
    292  1.25.2.4      yamt 	  0,
    293  1.25.2.4      yamt 	  NULL,
    294  1.25.2.4      yamt 	  via_chip_map,
    295  1.25.2.4      yamt 	},
    296      1.23       abs 	{ PCI_PRODUCT_VIATECH_VT6421_RAID,
    297      1.22       abs 	  0,
    298      1.23       abs 	  "VIA Technologies VT6421 Serial RAID Controller",
    299  1.25.2.2      yamt 	  via_sata_chip_map_new,
    300      1.22       abs 	},
    301       1.1    bouyer 	{ PCI_PRODUCT_VIATECH_VT8237_SATA,
    302       1.6   mycroft 	  0,
    303       1.1    bouyer 	  "VIA Technologies VT8237 SATA Controller",
    304  1.25.2.2      yamt 	  via_sata_chip_map_7,
    305  1.25.2.2      yamt 	},
    306  1.25.2.2      yamt 	{ PCI_PRODUCT_VIATECH_VT8237A_SATA,
    307  1.25.2.2      yamt 	  0,
    308  1.25.2.2      yamt 	  "VIA Technologies VT8237A SATA Controller",
    309  1.25.2.4      yamt 	  via_sata_chip_map_7,
    310       1.1    bouyer 	},
    311  1.25.2.1      yamt 	{ PCI_PRODUCT_VIATECH_VT8237R_SATA,
    312  1.25.2.1      yamt 	  0,
    313  1.25.2.1      yamt 	  "VIA Technologies VT8237R SATA Controller",
    314  1.25.2.2      yamt 	  via_sata_chip_map_0,
    315  1.25.2.1      yamt 	},
    316       1.1    bouyer 	{ 0,
    317       1.1    bouyer 	  0,
    318       1.1    bouyer 	  NULL,
    319       1.1    bouyer 	  NULL
    320       1.1    bouyer 	}
    321       1.1    bouyer };
    322       1.1    bouyer 
    323       1.4     enami static const struct pciide_product_desc *
    324       1.4     enami viaide_lookup(pcireg_t id)
    325       1.4     enami {
    326       1.4     enami 
    327       1.4     enami 	switch (PCI_VENDOR(id)) {
    328       1.4     enami 	case PCI_VENDOR_VIATECH:
    329       1.4     enami 		return (pciide_lookup_product(id, pciide_via_products));
    330       1.4     enami 
    331       1.4     enami 	case PCI_VENDOR_AMD:
    332       1.4     enami 		return (pciide_lookup_product(id, pciide_amd_products));
    333       1.4     enami 
    334       1.4     enami 	case PCI_VENDOR_NVIDIA:
    335       1.4     enami 		return (pciide_lookup_product(id, pciide_nvidia_products));
    336       1.4     enami 	}
    337       1.4     enami 	return (NULL);
    338       1.4     enami }
    339       1.4     enami 
    340       1.2   thorpej static int
    341  1.25.2.2      yamt viaide_match(struct device *parent, struct cfdata *match,
    342  1.25.2.2      yamt     void *aux)
    343       1.1    bouyer {
    344       1.1    bouyer 	struct pci_attach_args *pa = aux;
    345       1.1    bouyer 
    346       1.4     enami 	if (viaide_lookup(pa->pa_id) != NULL)
    347       1.4     enami 		return (2);
    348       1.1    bouyer 	return (0);
    349       1.1    bouyer }
    350       1.1    bouyer 
    351       1.2   thorpej static void
    352       1.2   thorpej viaide_attach(struct device *parent, struct device *self, void *aux)
    353       1.1    bouyer {
    354       1.1    bouyer 	struct pci_attach_args *pa = aux;
    355       1.1    bouyer 	struct pciide_softc *sc = (struct pciide_softc *)self;
    356       1.4     enami 	const struct pciide_product_desc *pp;
    357       1.1    bouyer 
    358       1.4     enami 	pp = viaide_lookup(pa->pa_id);
    359       1.1    bouyer 	if (pp == NULL)
    360       1.1    bouyer 		panic("viaide_attach");
    361       1.1    bouyer 	pciide_common_attach(sc, pa, pp);
    362       1.1    bouyer }
    363       1.1    bouyer 
    364       1.5      fvdl static int
    365       1.5      fvdl via_pcib_match(struct pci_attach_args *pa)
    366       1.5      fvdl {
    367       1.5      fvdl 	if (PCI_CLASS(pa->pa_class) == PCI_CLASS_BRIDGE &&
    368       1.5      fvdl 	    PCI_SUBCLASS(pa->pa_class) == PCI_SUBCLASS_BRIDGE_ISA &&
    369       1.5      fvdl 	    PCI_VENDOR(pa->pa_id) == PCI_VENDOR_VIATECH)
    370       1.5      fvdl 		return (1);
    371       1.5      fvdl 	return 0;
    372       1.5      fvdl }
    373       1.5      fvdl 
    374       1.2   thorpej static void
    375       1.2   thorpej via_chip_map(struct pciide_softc *sc, struct pci_attach_args *pa)
    376       1.1    bouyer {
    377       1.1    bouyer 	struct pciide_channel *cp;
    378       1.1    bouyer 	pcireg_t interface = PCI_INTERFACE(pa->pa_class);
    379       1.1    bouyer 	pcireg_t vendor = PCI_VENDOR(pa->pa_id);
    380       1.1    bouyer 	int channel;
    381       1.1    bouyer 	u_int32_t ideconf;
    382       1.1    bouyer 	bus_size_t cmdsize, ctlsize;
    383       1.1    bouyer 	pcireg_t pcib_id, pcib_class;
    384       1.5      fvdl 	struct pci_attach_args pcib_pa;
    385       1.1    bouyer 
    386       1.1    bouyer 	if (pciide_chipen(sc, pa) == 0)
    387       1.1    bouyer 		return;
    388       1.1    bouyer 
    389       1.3     enami 	switch (vendor) {
    390       1.1    bouyer 	case PCI_VENDOR_VIATECH:
    391       1.1    bouyer 		/*
    392       1.5      fvdl 		 * get a PCI tag for the ISA bridge.
    393       1.1    bouyer 		 */
    394      1.12  drochner 		if (pci_find_device(&pcib_pa, via_pcib_match) == 0)
    395       1.5      fvdl 			goto unknown;
    396       1.5      fvdl 		pcib_id = pcib_pa.pa_id;
    397       1.5      fvdl 		pcib_class = pcib_pa.pa_class;
    398       1.1    bouyer 		aprint_normal("%s: VIA Technologies ",
    399      1.17   thorpej 		    sc->sc_wdcdev.sc_atac.atac_dev.dv_xname);
    400       1.1    bouyer 		switch (PCI_PRODUCT(pcib_id)) {
    401       1.1    bouyer 		case PCI_PRODUCT_VIATECH_VT82C586_ISA:
    402       1.1    bouyer 			aprint_normal("VT82C586 (Apollo VP) ");
    403       1.1    bouyer 			if(PCI_REVISION(pcib_class) >= 0x02) {
    404       1.1    bouyer 				aprint_normal("ATA33 controller\n");
    405      1.17   thorpej 				sc->sc_wdcdev.sc_atac.atac_udma_cap = 2;
    406       1.1    bouyer 			} else {
    407       1.1    bouyer 				aprint_normal("controller\n");
    408      1.17   thorpej 				sc->sc_wdcdev.sc_atac.atac_udma_cap = 0;
    409       1.1    bouyer 			}
    410       1.1    bouyer 			break;
    411       1.1    bouyer 		case PCI_PRODUCT_VIATECH_VT82C596A:
    412       1.1    bouyer 			aprint_normal("VT82C596A (Apollo Pro) ");
    413       1.1    bouyer 			if (PCI_REVISION(pcib_class) >= 0x12) {
    414       1.1    bouyer 				aprint_normal("ATA66 controller\n");
    415      1.17   thorpej 				sc->sc_wdcdev.sc_atac.atac_udma_cap = 4;
    416       1.1    bouyer 			} else {
    417       1.1    bouyer 				aprint_normal("ATA33 controller\n");
    418      1.17   thorpej 				sc->sc_wdcdev.sc_atac.atac_udma_cap = 2;
    419       1.1    bouyer 			}
    420       1.1    bouyer 			break;
    421       1.1    bouyer 		case PCI_PRODUCT_VIATECH_VT82C686A_ISA:
    422       1.1    bouyer 			aprint_normal("VT82C686A (Apollo KX133) ");
    423       1.1    bouyer 			if (PCI_REVISION(pcib_class) >= 0x40) {
    424       1.1    bouyer 				aprint_normal("ATA100 controller\n");
    425      1.17   thorpej 				sc->sc_wdcdev.sc_atac.atac_udma_cap = 5;
    426       1.1    bouyer 			} else {
    427       1.1    bouyer 				aprint_normal("ATA66 controller\n");
    428      1.17   thorpej 				sc->sc_wdcdev.sc_atac.atac_udma_cap = 4;
    429       1.1    bouyer 			}
    430       1.1    bouyer 			break;
    431       1.1    bouyer 		case PCI_PRODUCT_VIATECH_VT8231:
    432       1.1    bouyer 			aprint_normal("VT8231 ATA100 controller\n");
    433      1.17   thorpej 			sc->sc_wdcdev.sc_atac.atac_udma_cap = 5;
    434       1.1    bouyer 			break;
    435       1.1    bouyer 		case PCI_PRODUCT_VIATECH_VT8233:
    436       1.1    bouyer 			aprint_normal("VT8233 ATA100 controller\n");
    437      1.17   thorpej 			sc->sc_wdcdev.sc_atac.atac_udma_cap = 5;
    438       1.1    bouyer 			break;
    439       1.1    bouyer 		case PCI_PRODUCT_VIATECH_VT8233A:
    440       1.1    bouyer 			aprint_normal("VT8233A ATA133 controller\n");
    441      1.17   thorpej 			sc->sc_wdcdev.sc_atac.atac_udma_cap = 6;
    442       1.1    bouyer 			break;
    443       1.1    bouyer 		case PCI_PRODUCT_VIATECH_VT8235:
    444       1.1    bouyer 			aprint_normal("VT8235 ATA133 controller\n");
    445      1.17   thorpej 			sc->sc_wdcdev.sc_atac.atac_udma_cap = 6;
    446       1.1    bouyer 			break;
    447       1.5      fvdl 		case PCI_PRODUCT_VIATECH_VT8237:
    448       1.1    bouyer 			aprint_normal("VT8237 ATA133 controller\n");
    449      1.17   thorpej 			sc->sc_wdcdev.sc_atac.atac_udma_cap = 6;
    450       1.1    bouyer 			break;
    451  1.25.2.3      yamt 		case PCI_PRODUCT_VIATECH_VT8237A_ISA:
    452  1.25.2.3      yamt 			aprint_normal("VT8237A ATA133 controller\n");
    453  1.25.2.3      yamt 			sc->sc_wdcdev.sc_atac.atac_udma_cap = 6;
    454  1.25.2.3      yamt 			break;
    455  1.25.2.4      yamt 		case PCI_PRODUCT_VIATECH_CX700_IDE:
    456  1.25.2.4      yamt 			aprint_normal("CX700 ATA133 controller\n");
    457  1.25.2.4      yamt 			sc->sc_wdcdev.sc_atac.atac_udma_cap = 6;
    458  1.25.2.4      yamt 			break;
    459       1.1    bouyer 		default:
    460       1.5      fvdl unknown:
    461       1.1    bouyer 			aprint_normal("unknown VIA ATA controller\n");
    462      1.17   thorpej 			sc->sc_wdcdev.sc_atac.atac_udma_cap = 0;
    463       1.1    bouyer 		}
    464       1.1    bouyer 		sc->sc_apo_regbase = APO_VIA_REGBASE;
    465       1.1    bouyer 		break;
    466       1.1    bouyer 	case PCI_VENDOR_AMD:
    467       1.1    bouyer 		switch (sc->sc_pp->ide_product) {
    468      1.11    bouyer 		case PCI_PRODUCT_AMD_PBC8111_IDE:
    469      1.17   thorpej 			sc->sc_wdcdev.sc_atac.atac_udma_cap = 6;
    470      1.11    bouyer 			break;
    471  1.25.2.5      yamt 		case PCI_PRODUCT_AMD_CS5536_IDE:
    472       1.1    bouyer 		case PCI_PRODUCT_AMD_PBC766_IDE:
    473       1.1    bouyer 		case PCI_PRODUCT_AMD_PBC768_IDE:
    474      1.17   thorpej 			sc->sc_wdcdev.sc_atac.atac_udma_cap = 5;
    475       1.1    bouyer 			break;
    476       1.1    bouyer 		default:
    477      1.17   thorpej 			sc->sc_wdcdev.sc_atac.atac_udma_cap = 4;
    478       1.1    bouyer 		}
    479       1.1    bouyer 		sc->sc_apo_regbase = APO_AMD_REGBASE;
    480       1.1    bouyer 		break;
    481       1.1    bouyer 	case PCI_VENDOR_NVIDIA:
    482       1.1    bouyer 		switch (sc->sc_pp->ide_product) {
    483       1.1    bouyer 		case PCI_PRODUCT_NVIDIA_NFORCE_ATA100:
    484      1.17   thorpej 			sc->sc_wdcdev.sc_atac.atac_udma_cap = 5;
    485       1.1    bouyer 			break;
    486       1.1    bouyer 		case PCI_PRODUCT_NVIDIA_NFORCE2_ATA133:
    487      1.20  jdolecek 		case PCI_PRODUCT_NVIDIA_NFORCE2_400_ATA133:
    488       1.5      fvdl 		case PCI_PRODUCT_NVIDIA_NFORCE3_ATA133:
    489      1.19   xtraeme 		case PCI_PRODUCT_NVIDIA_NFORCE3_250_ATA133:
    490      1.21      kent 		case PCI_PRODUCT_NVIDIA_NFORCE4_ATA133:
    491  1.25.2.1      yamt 		case PCI_PRODUCT_NVIDIA_NFORCE430_ATA133:
    492  1.25.2.1      yamt 		case PCI_PRODUCT_NVIDIA_MCP04_IDE:
    493  1.25.2.1      yamt 		case PCI_PRODUCT_NVIDIA_MCP55_IDE:
    494  1.25.2.2      yamt 		case PCI_PRODUCT_NVIDIA_MCP61_IDE:
    495  1.25.2.2      yamt 		case PCI_PRODUCT_NVIDIA_MCP65_IDE:
    496  1.25.2.4      yamt 		case PCI_PRODUCT_NVIDIA_MCP67_IDE:
    497      1.17   thorpej 			sc->sc_wdcdev.sc_atac.atac_udma_cap = 6;
    498       1.1    bouyer 			break;
    499       1.1    bouyer 		}
    500       1.1    bouyer 		sc->sc_apo_regbase = APO_NVIDIA_REGBASE;
    501       1.1    bouyer 		break;
    502       1.1    bouyer 	default:
    503       1.1    bouyer 		panic("via_chip_map: unknown vendor");
    504       1.1    bouyer 	}
    505       1.3     enami 
    506  1.25.2.3      yamt 	aprint_verbose("%s: bus-master DMA support present",
    507      1.17   thorpej 	    sc->sc_wdcdev.sc_atac.atac_dev.dv_xname);
    508       1.1    bouyer 	pciide_mapreg_dma(sc, pa);
    509  1.25.2.3      yamt 	aprint_verbose("\n");
    510      1.17   thorpej 	sc->sc_wdcdev.sc_atac.atac_cap = ATAC_CAP_DATA16 | ATAC_CAP_DATA32;
    511       1.1    bouyer 	if (sc->sc_dma_ok) {
    512      1.17   thorpej 		sc->sc_wdcdev.sc_atac.atac_cap |= ATAC_CAP_DMA;
    513       1.1    bouyer 		sc->sc_wdcdev.irqack = pciide_irqack;
    514      1.17   thorpej 		if (sc->sc_wdcdev.sc_atac.atac_udma_cap > 0)
    515      1.17   thorpej 			sc->sc_wdcdev.sc_atac.atac_cap |= ATAC_CAP_UDMA;
    516       1.1    bouyer 	}
    517      1.17   thorpej 	sc->sc_wdcdev.sc_atac.atac_pio_cap = 4;
    518      1.17   thorpej 	sc->sc_wdcdev.sc_atac.atac_dma_cap = 2;
    519      1.17   thorpej 	sc->sc_wdcdev.sc_atac.atac_set_modes = via_setup_channel;
    520      1.17   thorpej 	sc->sc_wdcdev.sc_atac.atac_channels = sc->wdc_chanarray;
    521      1.17   thorpej 	sc->sc_wdcdev.sc_atac.atac_nchannels = PCIIDE_NUM_CHANNELS;
    522       1.1    bouyer 
    523  1.25.2.4      yamt 	if (PCI_CLASS(pa->pa_class) == PCI_CLASS_MASS_STORAGE &&
    524  1.25.2.4      yamt 	    PCI_SUBCLASS(pa->pa_class) == PCI_SUBCLASS_MASS_STORAGE_RAID)
    525  1.25.2.4      yamt 		sc->sc_wdcdev.sc_atac.atac_cap |= ATAC_CAP_RAID;
    526  1.25.2.4      yamt 
    527      1.15   thorpej 	wdc_allocate_regs(&sc->sc_wdcdev);
    528      1.15   thorpej 
    529      1.14   thorpej 	ATADEBUG_PRINT(("via_chip_map: old APO_IDECONF=0x%x, "
    530       1.1    bouyer 	    "APO_CTLMISC=0x%x, APO_DATATIM=0x%x, APO_UDMA=0x%x\n",
    531       1.1    bouyer 	    pci_conf_read(sc->sc_pc, sc->sc_tag, APO_IDECONF(sc)),
    532       1.1    bouyer 	    pci_conf_read(sc->sc_pc, sc->sc_tag, APO_CTLMISC(sc)),
    533       1.1    bouyer 	    pci_conf_read(sc->sc_pc, sc->sc_tag, APO_DATATIM(sc)),
    534       1.1    bouyer 	    pci_conf_read(sc->sc_pc, sc->sc_tag, APO_UDMA(sc))),
    535       1.1    bouyer 	    DEBUG_PROBE);
    536       1.1    bouyer 
    537       1.1    bouyer 	ideconf = pci_conf_read(sc->sc_pc, sc->sc_tag, APO_IDECONF(sc));
    538      1.17   thorpej 	for (channel = 0; channel < sc->sc_wdcdev.sc_atac.atac_nchannels;
    539      1.17   thorpej 	     channel++) {
    540       1.1    bouyer 		cp = &sc->pciide_channels[channel];
    541       1.1    bouyer 		if (pciide_chansetup(sc, channel, interface) == 0)
    542       1.1    bouyer 			continue;
    543       1.1    bouyer 
    544       1.1    bouyer 		if ((ideconf & APO_IDECONF_EN(channel)) == 0) {
    545       1.1    bouyer 			aprint_normal("%s: %s channel ignored (disabled)\n",
    546      1.17   thorpej 			    sc->sc_wdcdev.sc_atac.atac_dev.dv_xname, cp->name);
    547      1.15   thorpej 			cp->ata_channel.ch_flags |= ATACH_DISABLED;
    548       1.1    bouyer 			continue;
    549       1.1    bouyer 		}
    550       1.1    bouyer 		pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize,
    551       1.1    bouyer 		    pciide_pci_intr);
    552       1.1    bouyer 	}
    553       1.1    bouyer }
    554       1.1    bouyer 
    555       1.2   thorpej static void
    556      1.15   thorpej via_setup_channel(struct ata_channel *chp)
    557       1.1    bouyer {
    558       1.1    bouyer 	u_int32_t udmatim_reg, datatim_reg;
    559       1.1    bouyer 	u_int8_t idedma_ctl;
    560      1.18   thorpej 	int mode, drive, s;
    561       1.1    bouyer 	struct ata_drive_datas *drvp;
    562      1.17   thorpej 	struct atac_softc *atac = chp->ch_atac;
    563      1.16   thorpej 	struct pciide_channel *cp = CHAN_TO_PCHAN(chp);
    564      1.16   thorpej 	struct pciide_softc *sc = CHAN_TO_PCIIDE(chp);
    565       1.1    bouyer #ifndef PCIIDE_AMD756_ENABLEDMA
    566       1.1    bouyer 	int rev = PCI_REVISION(
    567       1.1    bouyer 	    pci_conf_read(sc->sc_pc, sc->sc_tag, PCI_CLASS_REG));
    568       1.1    bouyer #endif
    569       1.1    bouyer 
    570       1.1    bouyer 	idedma_ctl = 0;
    571       1.1    bouyer 	datatim_reg = pci_conf_read(sc->sc_pc, sc->sc_tag, APO_DATATIM(sc));
    572       1.1    bouyer 	udmatim_reg = pci_conf_read(sc->sc_pc, sc->sc_tag, APO_UDMA(sc));
    573       1.9   thorpej 	datatim_reg &= ~APO_DATATIM_MASK(chp->ch_channel);
    574       1.9   thorpej 	udmatim_reg &= ~APO_UDMA_MASK(chp->ch_channel);
    575       1.1    bouyer 
    576       1.1    bouyer 	/* setup DMA if needed */
    577       1.1    bouyer 	pciide_channel_dma_setup(cp);
    578       1.1    bouyer 
    579       1.1    bouyer 	for (drive = 0; drive < 2; drive++) {
    580       1.1    bouyer 		drvp = &chp->ch_drive[drive];
    581       1.1    bouyer 		/* If no drive, skip */
    582       1.1    bouyer 		if ((drvp->drive_flags & DRIVE) == 0)
    583       1.1    bouyer 			continue;
    584       1.1    bouyer 		/* add timing values, setup DMA if needed */
    585       1.1    bouyer 		if (((drvp->drive_flags & DRIVE_DMA) == 0 &&
    586       1.1    bouyer 		    (drvp->drive_flags & DRIVE_UDMA) == 0)) {
    587       1.1    bouyer 			mode = drvp->PIO_mode;
    588       1.1    bouyer 			goto pio;
    589       1.1    bouyer 		}
    590      1.17   thorpej 		if ((atac->atac_cap & ATAC_CAP_UDMA) &&
    591       1.1    bouyer 		    (drvp->drive_flags & DRIVE_UDMA)) {
    592       1.1    bouyer 			/* use Ultra/DMA */
    593      1.18   thorpej 			s = splbio();
    594       1.1    bouyer 			drvp->drive_flags &= ~DRIVE_DMA;
    595      1.18   thorpej 			splx(s);
    596       1.9   thorpej 			udmatim_reg |= APO_UDMA_EN(chp->ch_channel, drive) |
    597       1.9   thorpej 			    APO_UDMA_EN_MTH(chp->ch_channel, drive);
    598       1.3     enami 			switch (PCI_VENDOR(sc->sc_pci_id)) {
    599       1.1    bouyer 			case PCI_VENDOR_VIATECH:
    600      1.17   thorpej 				if (sc->sc_wdcdev.sc_atac.atac_udma_cap == 6) {
    601       1.1    bouyer 					/* 8233a */
    602       1.1    bouyer 					udmatim_reg |= APO_UDMA_TIME(
    603       1.9   thorpej 					    chp->ch_channel,
    604       1.1    bouyer 					    drive,
    605       1.1    bouyer 					    via_udma133_tim[drvp->UDMA_mode]);
    606      1.17   thorpej 				} else if (sc->sc_wdcdev.sc_atac.atac_udma_cap == 5) {
    607       1.1    bouyer 					/* 686b */
    608       1.1    bouyer 					udmatim_reg |= APO_UDMA_TIME(
    609       1.9   thorpej 					    chp->ch_channel,
    610       1.1    bouyer 					    drive,
    611       1.1    bouyer 					    via_udma100_tim[drvp->UDMA_mode]);
    612      1.17   thorpej 				} else if (sc->sc_wdcdev.sc_atac.atac_udma_cap == 4) {
    613       1.1    bouyer 					/* 596b or 686a */
    614       1.1    bouyer 					udmatim_reg |= APO_UDMA_CLK66(
    615       1.9   thorpej 					    chp->ch_channel);
    616       1.1    bouyer 					udmatim_reg |= APO_UDMA_TIME(
    617       1.9   thorpej 					    chp->ch_channel,
    618       1.1    bouyer 					    drive,
    619       1.1    bouyer 					    via_udma66_tim[drvp->UDMA_mode]);
    620       1.1    bouyer 				} else {
    621       1.1    bouyer 					/* 596a or 586b */
    622       1.1    bouyer 					udmatim_reg |= APO_UDMA_TIME(
    623       1.9   thorpej 					    chp->ch_channel,
    624       1.1    bouyer 					    drive,
    625       1.1    bouyer 					    via_udma33_tim[drvp->UDMA_mode]);
    626       1.1    bouyer 				}
    627       1.1    bouyer 				break;
    628       1.1    bouyer 			case PCI_VENDOR_AMD:
    629       1.1    bouyer 			case PCI_VENDOR_NVIDIA:
    630       1.9   thorpej 				udmatim_reg |= APO_UDMA_TIME(chp->ch_channel,
    631       1.1    bouyer 				    drive, amd7x6_udma_tim[drvp->UDMA_mode]);
    632       1.1    bouyer 				 break;
    633       1.1    bouyer 			}
    634       1.1    bouyer 			/* can use PIO timings, MW DMA unused */
    635       1.1    bouyer 			mode = drvp->PIO_mode;
    636       1.1    bouyer 		} else {
    637       1.1    bouyer 			/* use Multiword DMA, but only if revision is OK */
    638      1.18   thorpej 			s = splbio();
    639       1.1    bouyer 			drvp->drive_flags &= ~DRIVE_UDMA;
    640      1.18   thorpej 			splx(s);
    641       1.1    bouyer #ifndef PCIIDE_AMD756_ENABLEDMA
    642       1.1    bouyer 			/*
    643       1.1    bouyer 			 * The workaround doesn't seem to be necessary
    644       1.1    bouyer 			 * with all drives, so it can be disabled by
    645       1.1    bouyer 			 * PCIIDE_AMD756_ENABLEDMA. It causes a hard hang if
    646       1.1    bouyer 			 * triggered.
    647       1.1    bouyer 			 */
    648       1.1    bouyer 			if (PCI_VENDOR(sc->sc_pci_id) == PCI_VENDOR_AMD &&
    649       1.1    bouyer 			    sc->sc_pp->ide_product ==
    650       1.3     enami 			    PCI_PRODUCT_AMD_PBC756_IDE &&
    651       1.1    bouyer 			    AMD756_CHIPREV_DISABLEDMA(rev)) {
    652       1.1    bouyer 				aprint_normal(
    653       1.1    bouyer 				    "%s:%d:%d: multi-word DMA disabled due "
    654       1.1    bouyer 				    "to chip revision\n",
    655      1.17   thorpej 				    sc->sc_wdcdev.sc_atac.atac_dev.dv_xname,
    656       1.9   thorpej 				    chp->ch_channel, drive);
    657       1.1    bouyer 				mode = drvp->PIO_mode;
    658      1.18   thorpej 				s = splbio();
    659       1.1    bouyer 				drvp->drive_flags &= ~DRIVE_DMA;
    660      1.18   thorpej 				splx(s);
    661       1.1    bouyer 				goto pio;
    662       1.1    bouyer 			}
    663       1.1    bouyer #endif
    664       1.1    bouyer 			/* mode = min(pio, dma+2) */
    665       1.3     enami 			if (drvp->PIO_mode <= (drvp->DMA_mode + 2))
    666       1.1    bouyer 				mode = drvp->PIO_mode;
    667       1.1    bouyer 			else
    668       1.1    bouyer 				mode = drvp->DMA_mode + 2;
    669       1.1    bouyer 		}
    670       1.1    bouyer 		idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
    671       1.1    bouyer 
    672       1.1    bouyer pio:		/* setup PIO mode */
    673       1.1    bouyer 		if (mode <= 2) {
    674       1.1    bouyer 			drvp->DMA_mode = 0;
    675       1.1    bouyer 			drvp->PIO_mode = 0;
    676       1.1    bouyer 			mode = 0;
    677       1.1    bouyer 		} else {
    678       1.1    bouyer 			drvp->PIO_mode = mode;
    679       1.1    bouyer 			drvp->DMA_mode = mode - 2;
    680       1.1    bouyer 		}
    681       1.1    bouyer 		datatim_reg |=
    682       1.9   thorpej 		    APO_DATATIM_PULSE(chp->ch_channel, drive,
    683       1.1    bouyer 			apollo_pio_set[mode]) |
    684       1.9   thorpej 		    APO_DATATIM_RECOV(chp->ch_channel, drive,
    685       1.1    bouyer 			apollo_pio_rec[mode]);
    686       1.1    bouyer 	}
    687       1.1    bouyer 	if (idedma_ctl != 0) {
    688       1.1    bouyer 		/* Add software bits in status register */
    689       1.7      fvdl 		bus_space_write_1(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CTL], 0,
    690       1.1    bouyer 		    idedma_ctl);
    691       1.1    bouyer 	}
    692       1.1    bouyer 	pci_conf_write(sc->sc_pc, sc->sc_tag, APO_DATATIM(sc), datatim_reg);
    693       1.1    bouyer 	pci_conf_write(sc->sc_pc, sc->sc_tag, APO_UDMA(sc), udmatim_reg);
    694      1.14   thorpej 	ATADEBUG_PRINT(("via_chip_map: APO_DATATIM=0x%x, APO_UDMA=0x%x\n",
    695       1.1    bouyer 	    pci_conf_read(sc->sc_pc, sc->sc_tag, APO_DATATIM(sc)),
    696       1.1    bouyer 	    pci_conf_read(sc->sc_pc, sc->sc_tag, APO_UDMA(sc))), DEBUG_PROBE);
    697       1.1    bouyer }
    698       1.1    bouyer 
    699  1.25.2.2      yamt static int
    700  1.25.2.2      yamt via_sata_chip_map_common(struct pciide_softc *sc, struct pci_attach_args *pa)
    701       1.1    bouyer {
    702  1.25.2.2      yamt 	bus_size_t satasize;
    703  1.25.2.2      yamt 	int maptype, ret;
    704       1.1    bouyer 
    705       1.1    bouyer 	if (pciide_chipen(sc, pa) == 0)
    706  1.25.2.2      yamt 		return 0;
    707       1.1    bouyer 
    708  1.25.2.3      yamt 	aprint_verbose("%s: bus-master DMA support present",
    709      1.17   thorpej 	    sc->sc_wdcdev.sc_atac.atac_dev.dv_xname);
    710       1.1    bouyer 	pciide_mapreg_dma(sc, pa);
    711  1.25.2.3      yamt 	aprint_verbose("\n");
    712       1.1    bouyer 
    713       1.1    bouyer 	if (sc->sc_dma_ok) {
    714      1.17   thorpej 		sc->sc_wdcdev.sc_atac.atac_cap |= ATAC_CAP_UDMA | ATAC_CAP_DMA;
    715       1.1    bouyer 		sc->sc_wdcdev.irqack = pciide_irqack;
    716       1.1    bouyer 	}
    717      1.17   thorpej 	sc->sc_wdcdev.sc_atac.atac_pio_cap = 4;
    718      1.17   thorpej 	sc->sc_wdcdev.sc_atac.atac_dma_cap = 2;
    719      1.17   thorpej 	sc->sc_wdcdev.sc_atac.atac_udma_cap = 6;
    720      1.17   thorpej 
    721      1.17   thorpej 	sc->sc_wdcdev.sc_atac.atac_channels = sc->wdc_chanarray;
    722      1.17   thorpej 	sc->sc_wdcdev.sc_atac.atac_nchannels = PCIIDE_NUM_CHANNELS;
    723      1.17   thorpej 	sc->sc_wdcdev.sc_atac.atac_cap |= ATAC_CAP_DATA16 | ATAC_CAP_DATA32;
    724      1.17   thorpej 	sc->sc_wdcdev.sc_atac.atac_set_modes = sata_setup_channel;
    725       1.1    bouyer 
    726  1.25.2.4      yamt 	if (PCI_CLASS(pa->pa_class) == PCI_CLASS_MASS_STORAGE &&
    727  1.25.2.4      yamt 	    PCI_SUBCLASS(pa->pa_class) == PCI_SUBCLASS_MASS_STORAGE_RAID)
    728  1.25.2.4      yamt 		sc->sc_wdcdev.sc_atac.atac_cap |= ATAC_CAP_RAID;
    729  1.25.2.4      yamt 
    730      1.15   thorpej 	wdc_allocate_regs(&sc->sc_wdcdev);
    731  1.25.2.2      yamt 	maptype = pci_mapreg_type(pa->pa_pc, pa->pa_tag,
    732  1.25.2.2      yamt 	    PCI_MAPREG_START + 0x14);
    733  1.25.2.2      yamt 	switch(maptype) {
    734  1.25.2.2      yamt 	case PCI_MAPREG_TYPE_IO:
    735  1.25.2.2      yamt 		ret = pci_mapreg_map(pa, PCI_MAPREG_START + 0x14,
    736  1.25.2.2      yamt 		    PCI_MAPREG_TYPE_IO, 0, &sc->sc_ba5_st, &sc->sc_ba5_sh,
    737  1.25.2.2      yamt 		    NULL, &satasize);
    738  1.25.2.2      yamt 		break;
    739  1.25.2.2      yamt 	case PCI_MAPREG_MEM_TYPE_32BIT:
    740  1.25.2.2      yamt 		ret = pci_mapreg_map(pa, PCI_MAPREG_START + 0x14,
    741  1.25.2.2      yamt 		    PCI_MAPREG_TYPE_MEM | PCI_MAPREG_MEM_TYPE_32BIT,
    742  1.25.2.2      yamt 		    0, &sc->sc_ba5_st, &sc->sc_ba5_sh,
    743  1.25.2.2      yamt 		    NULL, &satasize);
    744  1.25.2.2      yamt 		break;
    745  1.25.2.2      yamt 	default:
    746  1.25.2.2      yamt 		aprint_error("%s: couldn't map sata regs, unsupported"
    747  1.25.2.2      yamt 		    "maptype (0x%x)\n", sc->sc_wdcdev.sc_atac.atac_dev.dv_xname,
    748  1.25.2.2      yamt 		    maptype);
    749  1.25.2.2      yamt 		return 0;
    750  1.25.2.2      yamt 	}
    751  1.25.2.2      yamt 	if (ret != 0) {
    752  1.25.2.2      yamt 		aprint_error("%s: couldn't map sata regs\n",
    753  1.25.2.2      yamt 		    sc->sc_wdcdev.sc_atac.atac_dev.dv_xname);
    754  1.25.2.2      yamt 		return 0;
    755  1.25.2.2      yamt 	}
    756  1.25.2.2      yamt 	return 1;
    757  1.25.2.2      yamt }
    758  1.25.2.2      yamt 
    759  1.25.2.2      yamt static void
    760  1.25.2.2      yamt via_sata_chip_map(struct pciide_softc *sc, struct pci_attach_args *pa,
    761  1.25.2.2      yamt     int satareg_shift)
    762  1.25.2.2      yamt {
    763  1.25.2.2      yamt 	struct pciide_channel *cp;
    764  1.25.2.2      yamt 	struct ata_channel *wdc_cp;
    765  1.25.2.2      yamt 	struct wdc_regs *wdr;
    766  1.25.2.2      yamt 	pcireg_t interface = PCI_INTERFACE(pa->pa_class);
    767  1.25.2.2      yamt 	int channel;
    768  1.25.2.2      yamt 	bus_size_t cmdsize, ctlsize;
    769  1.25.2.2      yamt 
    770  1.25.2.2      yamt 	if (via_sata_chip_map_common(sc, pa) == 0)
    771  1.25.2.2      yamt 		return;
    772  1.25.2.2      yamt 
    773  1.25.2.2      yamt 	if (interface == 0) {
    774  1.25.2.2      yamt 		ATADEBUG_PRINT(("via_sata_chip_map interface == 0\n"),
    775  1.25.2.2      yamt 		    DEBUG_PROBE);
    776  1.25.2.2      yamt 		interface = PCIIDE_INTERFACE_BUS_MASTER_DMA |
    777  1.25.2.2      yamt 		    PCIIDE_INTERFACE_PCI(0) | PCIIDE_INTERFACE_PCI(1);
    778  1.25.2.2      yamt 	}
    779      1.15   thorpej 
    780      1.17   thorpej 	for (channel = 0; channel < sc->sc_wdcdev.sc_atac.atac_nchannels;
    781      1.17   thorpej 	     channel++) {
    782       1.1    bouyer 		cp = &sc->pciide_channels[channel];
    783       1.1    bouyer 		if (pciide_chansetup(sc, channel, interface) == 0)
    784       1.1    bouyer 			continue;
    785  1.25.2.2      yamt 		wdc_cp = &cp->ata_channel;
    786  1.25.2.2      yamt 		wdr = CHAN_TO_WDC_REGS(wdc_cp);
    787  1.25.2.2      yamt 		wdr->sata_iot = sc->sc_ba5_st;
    788  1.25.2.2      yamt 		wdr->sata_baseioh = sc->sc_ba5_sh;
    789  1.25.2.2      yamt 		if (bus_space_subregion(wdr->sata_iot, wdr->sata_baseioh,
    790  1.25.2.2      yamt 		    (wdc_cp->ch_channel << satareg_shift) + 0x0, 1,
    791  1.25.2.2      yamt 		    &wdr->sata_status) != 0) {
    792  1.25.2.2      yamt 			aprint_error("%s: couldn't map channel %d "
    793  1.25.2.2      yamt 			    "sata_status regs\n",
    794  1.25.2.2      yamt 			    sc->sc_wdcdev.sc_atac.atac_dev.dv_xname,
    795  1.25.2.2      yamt 			    wdc_cp->ch_channel);
    796  1.25.2.2      yamt 			continue;
    797  1.25.2.2      yamt 		}
    798  1.25.2.2      yamt 		if (bus_space_subregion(wdr->sata_iot, wdr->sata_baseioh,
    799  1.25.2.2      yamt 		    (wdc_cp->ch_channel << satareg_shift) + 0x4, 1,
    800  1.25.2.2      yamt 		    &wdr->sata_error) != 0) {
    801  1.25.2.2      yamt 			aprint_error("%s: couldn't map channel %d "
    802  1.25.2.2      yamt 			    "sata_error regs\n",
    803  1.25.2.2      yamt 			    sc->sc_wdcdev.sc_atac.atac_dev.dv_xname,
    804  1.25.2.2      yamt 			    wdc_cp->ch_channel);
    805  1.25.2.2      yamt 			continue;
    806  1.25.2.2      yamt 		}
    807  1.25.2.2      yamt 		if (bus_space_subregion(wdr->sata_iot, wdr->sata_baseioh,
    808  1.25.2.2      yamt 		    (wdc_cp->ch_channel << satareg_shift) + 0x8, 1,
    809  1.25.2.2      yamt 		    &wdr->sata_control) != 0) {
    810  1.25.2.2      yamt 			aprint_error("%s: couldn't map channel %d "
    811  1.25.2.2      yamt 			    "sata_control regs\n",
    812  1.25.2.2      yamt 			    sc->sc_wdcdev.sc_atac.atac_dev.dv_xname,
    813  1.25.2.2      yamt 			    wdc_cp->ch_channel);
    814  1.25.2.2      yamt 			continue;
    815  1.25.2.2      yamt 		}
    816  1.25.2.2      yamt 		sc->sc_wdcdev.sc_atac.atac_probe = wdc_sataprobe;
    817       1.1    bouyer 		pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize,
    818       1.3     enami 		    pciide_pci_intr);
    819       1.1    bouyer 	}
    820       1.1    bouyer }
    821  1.25.2.2      yamt 
    822  1.25.2.2      yamt static void
    823  1.25.2.2      yamt via_sata_chip_map_0(struct pciide_softc *sc, struct pci_attach_args *pa)
    824  1.25.2.2      yamt {
    825  1.25.2.2      yamt 	via_sata_chip_map(sc, pa, 0);
    826  1.25.2.2      yamt }
    827  1.25.2.2      yamt 
    828  1.25.2.2      yamt static void
    829  1.25.2.2      yamt via_sata_chip_map_6(struct pciide_softc *sc, struct pci_attach_args *pa)
    830  1.25.2.2      yamt {
    831  1.25.2.2      yamt 	via_sata_chip_map(sc, pa, 6);
    832  1.25.2.2      yamt }
    833  1.25.2.2      yamt 
    834  1.25.2.2      yamt static void
    835  1.25.2.2      yamt via_sata_chip_map_7(struct pciide_softc *sc, struct pci_attach_args *pa)
    836  1.25.2.2      yamt {
    837  1.25.2.2      yamt 	via_sata_chip_map(sc, pa, 7);
    838  1.25.2.2      yamt }
    839  1.25.2.2      yamt 
    840  1.25.2.2      yamt static void
    841  1.25.2.2      yamt via_sata_chip_map_new(struct pciide_softc *sc, struct pci_attach_args *pa)
    842  1.25.2.2      yamt {
    843  1.25.2.2      yamt 	struct pciide_channel *cp;
    844  1.25.2.2      yamt 	struct ata_channel *wdc_cp;
    845  1.25.2.2      yamt 	struct wdc_regs *wdr;
    846  1.25.2.2      yamt 	pcireg_t interface = PCI_INTERFACE(pa->pa_class);
    847  1.25.2.2      yamt 	int channel;
    848  1.25.2.2      yamt 	bus_size_t cmdsize;
    849  1.25.2.2      yamt 	pci_intr_handle_t intrhandle;
    850  1.25.2.2      yamt 	const char *intrstr;
    851  1.25.2.2      yamt 	int i;
    852  1.25.2.2      yamt 
    853  1.25.2.2      yamt 	if (via_sata_chip_map_common(sc, pa) == 0)
    854  1.25.2.2      yamt 		return;
    855  1.25.2.2      yamt 
    856  1.25.2.2      yamt 	if (interface == 0) {
    857  1.25.2.2      yamt 		ATADEBUG_PRINT(("via_sata_chip_map interface == 0\n"),
    858  1.25.2.2      yamt 		    DEBUG_PROBE);
    859  1.25.2.2      yamt 		interface = PCIIDE_INTERFACE_BUS_MASTER_DMA |
    860  1.25.2.2      yamt 		    PCIIDE_INTERFACE_PCI(0) | PCIIDE_INTERFACE_PCI(1);
    861  1.25.2.2      yamt 	}
    862  1.25.2.2      yamt 
    863  1.25.2.2      yamt 	if (pci_intr_map(pa, &intrhandle) != 0) {
    864  1.25.2.2      yamt 		aprint_error("%s: couldn't map native-PCI interrupt\n",
    865  1.25.2.2      yamt 		    sc->sc_wdcdev.sc_atac.atac_dev.dv_xname);
    866  1.25.2.2      yamt 		return;
    867  1.25.2.2      yamt 	}
    868  1.25.2.2      yamt 	intrstr = pci_intr_string(pa->pa_pc, intrhandle);
    869  1.25.2.2      yamt 	sc->sc_pci_ih = pci_intr_establish(pa->pa_pc,
    870  1.25.2.2      yamt 	    intrhandle, IPL_BIO, pciide_pci_intr, sc);
    871  1.25.2.2      yamt 	if (sc->sc_pci_ih == NULL) {
    872  1.25.2.2      yamt 		aprint_error(
    873  1.25.2.2      yamt 		    "%s: couldn't establish native-PCI interrupt",
    874  1.25.2.2      yamt 		    sc->sc_wdcdev.sc_atac.atac_dev.dv_xname);
    875  1.25.2.2      yamt 		if (intrstr != NULL)
    876  1.25.2.2      yamt 		    aprint_error(" at %s", intrstr);
    877  1.25.2.2      yamt 		aprint_error("\n");
    878  1.25.2.2      yamt 		return;
    879  1.25.2.2      yamt 	}
    880  1.25.2.2      yamt 	aprint_normal("%s: using %s for native-PCI interrupt\n",
    881  1.25.2.2      yamt 	    sc->sc_wdcdev.sc_atac.atac_dev.dv_xname,
    882  1.25.2.2      yamt 	    intrstr ? intrstr : "unknown interrupt");
    883  1.25.2.2      yamt 
    884  1.25.2.2      yamt 	for (channel = 0; channel < sc->sc_wdcdev.sc_atac.atac_nchannels;
    885  1.25.2.2      yamt 	     channel++) {
    886  1.25.2.2      yamt 		cp = &sc->pciide_channels[channel];
    887  1.25.2.2      yamt 		if (pciide_chansetup(sc, channel, interface) == 0)
    888  1.25.2.2      yamt 			continue;
    889  1.25.2.2      yamt 		cp->ata_channel.ch_ndrive = 1;
    890  1.25.2.2      yamt 		wdc_cp = &cp->ata_channel;
    891  1.25.2.2      yamt 		wdr = CHAN_TO_WDC_REGS(wdc_cp);
    892  1.25.2.2      yamt 
    893  1.25.2.2      yamt 		wdr->sata_iot = sc->sc_ba5_st;
    894  1.25.2.2      yamt 		wdr->sata_baseioh = sc->sc_ba5_sh;
    895  1.25.2.2      yamt 		if (bus_space_subregion(wdr->sata_iot, wdr->sata_baseioh,
    896  1.25.2.2      yamt 		    (wdc_cp->ch_channel << 6) + 0x0, 1,
    897  1.25.2.2      yamt 		    &wdr->sata_status) != 0) {
    898  1.25.2.2      yamt 			aprint_error("%s: couldn't map channel %d "
    899  1.25.2.2      yamt 			    "sata_status regs\n",
    900  1.25.2.2      yamt 			    sc->sc_wdcdev.sc_atac.atac_dev.dv_xname,
    901  1.25.2.2      yamt 			    wdc_cp->ch_channel);
    902  1.25.2.2      yamt 			continue;
    903  1.25.2.2      yamt 		}
    904  1.25.2.2      yamt 		if (bus_space_subregion(wdr->sata_iot, wdr->sata_baseioh,
    905  1.25.2.2      yamt 		    (wdc_cp->ch_channel << 6) + 0x4, 1,
    906  1.25.2.2      yamt 		    &wdr->sata_error) != 0) {
    907  1.25.2.2      yamt 			aprint_error("%s: couldn't map channel %d "
    908  1.25.2.2      yamt 			    "sata_error regs\n",
    909  1.25.2.2      yamt 			    sc->sc_wdcdev.sc_atac.atac_dev.dv_xname,
    910  1.25.2.2      yamt 			    wdc_cp->ch_channel);
    911  1.25.2.2      yamt 			continue;
    912  1.25.2.2      yamt 		}
    913  1.25.2.2      yamt 		if (bus_space_subregion(wdr->sata_iot, wdr->sata_baseioh,
    914  1.25.2.2      yamt 		    (wdc_cp->ch_channel << 6) + 0x8, 1,
    915  1.25.2.2      yamt 		    &wdr->sata_control) != 0) {
    916  1.25.2.2      yamt 			aprint_error("%s: couldn't map channel %d "
    917  1.25.2.2      yamt 			    "sata_control regs\n",
    918  1.25.2.2      yamt 			    sc->sc_wdcdev.sc_atac.atac_dev.dv_xname,
    919  1.25.2.2      yamt 			    wdc_cp->ch_channel);
    920  1.25.2.2      yamt 			continue;
    921  1.25.2.2      yamt 		}
    922  1.25.2.2      yamt 		sc->sc_wdcdev.sc_atac.atac_probe = wdc_sataprobe;
    923  1.25.2.2      yamt 
    924  1.25.2.2      yamt 		if (pci_mapreg_map(pa, (0x10 + (4 * (channel))),
    925  1.25.2.2      yamt 		    PCI_MAPREG_TYPE_IO, 0, &wdr->cmd_iot, &wdr->cmd_baseioh,
    926  1.25.2.2      yamt 		    NULL, &cmdsize) != 0) {
    927  1.25.2.2      yamt 			aprint_error("%s: couldn't map %s channel regs\n",
    928  1.25.2.2      yamt 			    sc->sc_wdcdev.sc_atac.atac_dev.dv_xname,
    929  1.25.2.2      yamt 			    cp->name);
    930  1.25.2.2      yamt 		}
    931  1.25.2.2      yamt 		wdr->ctl_iot = wdr->cmd_iot;
    932  1.25.2.2      yamt 		for (i = 0; i < WDC_NREG; i++) {
    933  1.25.2.2      yamt 			if (bus_space_subregion(wdr->cmd_iot,
    934  1.25.2.2      yamt 			    wdr->cmd_baseioh, i, i == 0 ? 4 : 1,
    935  1.25.2.2      yamt 			    &wdr->cmd_iohs[i]) != 0) {
    936  1.25.2.2      yamt 				aprint_error("%s: couldn't subregion %s "
    937  1.25.2.2      yamt 				    "channel cmd regs\n",
    938  1.25.2.2      yamt 				    sc->sc_wdcdev.sc_atac.atac_dev.dv_xname,
    939  1.25.2.2      yamt 				    cp->name);
    940  1.25.2.2      yamt 				return;
    941  1.25.2.2      yamt 			}
    942  1.25.2.2      yamt 		}
    943  1.25.2.2      yamt 		if (bus_space_subregion(wdr->cmd_iot, wdr->cmd_baseioh,
    944  1.25.2.2      yamt 		    WDC_NREG + 2, 1,  &wdr->ctl_ioh) != 0) {
    945  1.25.2.2      yamt 			aprint_error("%s: couldn't map channel %d ctl regs\n",
    946  1.25.2.2      yamt 			    sc->sc_wdcdev.sc_atac.atac_dev.dv_xname, channel);
    947  1.25.2.2      yamt 			return;
    948  1.25.2.2      yamt 		}
    949  1.25.2.2      yamt 		wdc_init_shadow_regs(wdc_cp);
    950  1.25.2.2      yamt 		wdcattach(wdc_cp);
    951  1.25.2.2      yamt 	}
    952  1.25.2.2      yamt }
    953