Home | History | Annotate | Line # | Download | only in pci
viaide.c revision 1.28.6.4
      1  1.28.6.4      yamt /*	$NetBSD: viaide.c,v 1.28.6.4 2006/09/03 15:24:23 yamt Exp $	*/
      2       1.1    bouyer 
      3       1.1    bouyer /*
      4       1.1    bouyer  * Copyright (c) 1999, 2000, 2001 Manuel Bouyer.
      5       1.1    bouyer  *
      6       1.1    bouyer  * Redistribution and use in source and binary forms, with or without
      7       1.1    bouyer  * modification, are permitted provided that the following conditions
      8       1.1    bouyer  * are met:
      9       1.1    bouyer  * 1. Redistributions of source code must retain the above copyright
     10       1.1    bouyer  *    notice, this list of conditions and the following disclaimer.
     11       1.1    bouyer  * 2. Redistributions in binary form must reproduce the above copyright
     12       1.1    bouyer  *    notice, this list of conditions and the following disclaimer in the
     13       1.1    bouyer  *    documentation and/or other materials provided with the distribution.
     14       1.1    bouyer  * 3. All advertising materials mentioning features or use of this software
     15       1.1    bouyer  *    must display the following acknowledgement:
     16       1.1    bouyer  *	This product includes software developed by Manuel Bouyer.
     17       1.1    bouyer  * 4. The name of the author may not be used to endorse or promote products
     18       1.1    bouyer  *    derived from this software without specific prior written permission.
     19       1.1    bouyer  *
     20       1.1    bouyer  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     21       1.1    bouyer  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     22       1.1    bouyer  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     23      1.24     perry  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     24       1.1    bouyer  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
     25       1.1    bouyer  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
     26       1.1    bouyer  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
     27       1.1    bouyer  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
     28       1.1    bouyer  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
     29       1.1    bouyer  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
     30       1.1    bouyer  *
     31       1.1    bouyer  */
     32       1.1    bouyer 
     33      1.25     lukem #include <sys/cdefs.h>
     34  1.28.6.4      yamt __KERNEL_RCSID(0, "$NetBSD: viaide.c,v 1.28.6.4 2006/09/03 15:24:23 yamt Exp $");
     35      1.25     lukem 
     36       1.1    bouyer #include <sys/param.h>
     37       1.1    bouyer #include <sys/systm.h>
     38       1.1    bouyer 
     39       1.1    bouyer #include <dev/pci/pcivar.h>
     40       1.1    bouyer #include <dev/pci/pcidevs.h>
     41       1.1    bouyer #include <dev/pci/pciidereg.h>
     42       1.1    bouyer #include <dev/pci/pciidevar.h>
     43       1.1    bouyer #include <dev/pci/pciide_apollo_reg.h>
     44       1.1    bouyer 
     45       1.5      fvdl static int	via_pcib_match(struct pci_attach_args *);
     46       1.4     enami static void	via_chip_map(struct pciide_softc *, struct pci_attach_args *);
     47       1.4     enami static void	via_sata_chip_map(struct pciide_softc *,
     48       1.4     enami 		    struct pci_attach_args *);
     49      1.15   thorpej static void	via_setup_channel(struct ata_channel *);
     50       1.4     enami 
     51       1.4     enami static int	viaide_match(struct device *, struct cfdata *, void *);
     52       1.4     enami static void	viaide_attach(struct device *, struct device *, void *);
     53       1.4     enami static const struct pciide_product_desc *
     54       1.4     enami 		viaide_lookup(pcireg_t);
     55       1.1    bouyer 
     56       1.1    bouyer CFATTACH_DECL(viaide, sizeof(struct pciide_softc),
     57       1.1    bouyer     viaide_match, viaide_attach, NULL, NULL);
     58       1.1    bouyer 
     59       1.2   thorpej static const struct pciide_product_desc pciide_amd_products[] =  {
     60       1.1    bouyer 	{ PCI_PRODUCT_AMD_PBC756_IDE,
     61       1.1    bouyer 	  0,
     62       1.1    bouyer 	  "Advanced Micro Devices AMD756 IDE Controller",
     63       1.1    bouyer 	  via_chip_map
     64       1.1    bouyer 	},
     65       1.1    bouyer 	{ PCI_PRODUCT_AMD_PBC766_IDE,
     66       1.1    bouyer 	  0,
     67       1.1    bouyer 	  "Advanced Micro Devices AMD766 IDE Controller",
     68       1.1    bouyer 	  via_chip_map
     69       1.1    bouyer 	},
     70       1.1    bouyer 	{ PCI_PRODUCT_AMD_PBC768_IDE,
     71       1.1    bouyer 	  0,
     72       1.1    bouyer 	  "Advanced Micro Devices AMD768 IDE Controller",
     73       1.1    bouyer 	  via_chip_map
     74       1.1    bouyer 	},
     75       1.1    bouyer 	{ PCI_PRODUCT_AMD_PBC8111_IDE,
     76       1.1    bouyer 	  0,
     77       1.1    bouyer 	  "Advanced Micro Devices AMD8111 IDE Controller",
     78       1.1    bouyer 	  via_chip_map
     79       1.1    bouyer 	},
     80       1.1    bouyer 	{ 0,
     81       1.1    bouyer 	  0,
     82       1.1    bouyer 	  NULL,
     83       1.1    bouyer 	  NULL
     84       1.1    bouyer 	}
     85       1.1    bouyer };
     86       1.1    bouyer 
     87       1.2   thorpej static const struct pciide_product_desc pciide_nvidia_products[] = {
     88       1.1    bouyer 	{ PCI_PRODUCT_NVIDIA_NFORCE_ATA100,
     89       1.1    bouyer 	  0,
     90       1.1    bouyer 	  "NVIDIA nForce IDE Controller",
     91       1.1    bouyer 	  via_chip_map
     92       1.1    bouyer 	},
     93       1.1    bouyer 	{ PCI_PRODUCT_NVIDIA_NFORCE2_ATA133,
     94       1.1    bouyer 	  0,
     95       1.1    bouyer 	  "NVIDIA nForce2 IDE Controller",
     96       1.1    bouyer 	  via_chip_map
     97       1.1    bouyer 	},
     98      1.20  jdolecek 	{ PCI_PRODUCT_NVIDIA_NFORCE2_400_ATA133,
     99      1.20  jdolecek 	  0,
    100      1.20  jdolecek 	  "NVIDIA nForce2 Ultra 400 IDE Controller",
    101      1.20  jdolecek 	  via_chip_map
    102      1.20  jdolecek 	},
    103      1.20  jdolecek 	{ PCI_PRODUCT_NVIDIA_NFORCE2_400_SATA,
    104      1.20  jdolecek 	  0,
    105      1.20  jdolecek 	  "NVIDIA nForce2 Ultra 400 Serial ATA Controller",
    106      1.20  jdolecek 	  via_sata_chip_map
    107      1.20  jdolecek 	},
    108      1.10      fvdl 	{ PCI_PRODUCT_NVIDIA_NFORCE3_ATA133,
    109      1.10      fvdl 	  0,
    110      1.10      fvdl 	  "NVIDIA nForce3 IDE Controller",
    111      1.10      fvdl 	  via_chip_map
    112      1.10      fvdl 	},
    113      1.19   xtraeme 	{ PCI_PRODUCT_NVIDIA_NFORCE3_250_ATA133,
    114      1.19   xtraeme 	  0,
    115      1.19   xtraeme 	  "NVIDIA nForce3 250 IDE Controller",
    116      1.19   xtraeme 	  via_chip_map
    117      1.19   xtraeme 	},
    118      1.19   xtraeme 	{ PCI_PRODUCT_NVIDIA_NFORCE3_250_SATA,
    119      1.19   xtraeme 	  0,
    120      1.19   xtraeme 	  "NVIDIA nForce3 250 Serial ATA Controller",
    121      1.19   xtraeme 	  via_sata_chip_map
    122      1.19   xtraeme 	},
    123  1.28.6.3      yamt 	{ PCI_PRODUCT_NVIDIA_NFORCE3_250_SATA2,
    124  1.28.6.3      yamt 	  0,
    125  1.28.6.3      yamt 	  "NVIDIA nForce3 250 Serial ATA Controller",
    126  1.28.6.3      yamt 	  via_sata_chip_map
    127  1.28.6.3      yamt 	},
    128      1.21      kent 	{ PCI_PRODUCT_NVIDIA_NFORCE4_ATA133,
    129      1.21      kent 	  0,
    130      1.21      kent 	  "NVIDIA nForce4 IDE Controller",
    131      1.21      kent 	  via_chip_map
    132      1.21      kent 	},
    133      1.21      kent 	{ PCI_PRODUCT_NVIDIA_NFORCE4_SATA1,
    134      1.21      kent 	  0,
    135      1.21      kent 	  "NVIDIA nForce4 Serial ATA Controller",
    136      1.21      kent 	  via_sata_chip_map
    137      1.21      kent 	},
    138      1.21      kent 	{ PCI_PRODUCT_NVIDIA_NFORCE4_SATA2,
    139      1.21      kent 	  0,
    140      1.21      kent 	  "NVIDIA nForce4 Serial ATA Controller",
    141      1.21      kent 	  via_sata_chip_map
    142      1.21      kent 	},
    143      1.27      manu 	{ PCI_PRODUCT_NVIDIA_NFORCE430_ATA133,
    144      1.27      manu 	  0,
    145      1.27      manu 	  "NVIDIA nForce430 IDE Controller",
    146      1.27      manu 	  via_chip_map
    147      1.27      manu 	},
    148      1.27      manu 	{ PCI_PRODUCT_NVIDIA_NFORCE430_SATA1,
    149      1.27      manu 	  0,
    150      1.27      manu 	  "NVIDIA nForce430 Serial ATA Controller",
    151      1.27      manu 	  via_sata_chip_map
    152      1.27      manu 	},
    153      1.27      manu 	{ PCI_PRODUCT_NVIDIA_NFORCE430_SATA2,
    154      1.27      manu 	  0,
    155      1.27      manu 	  "NVIDIA nForce430 Serial ATA Controller",
    156      1.27      manu 	  via_sata_chip_map
    157      1.27      manu 	},
    158  1.28.6.2      yamt 	{ PCI_PRODUCT_NVIDIA_MCP04_IDE,
    159  1.28.6.2      yamt 	  0,
    160  1.28.6.2      yamt 	  "NVIDIA MCP04 IDE Controller",
    161  1.28.6.2      yamt 	  via_chip_map
    162  1.28.6.2      yamt 	},
    163  1.28.6.2      yamt 	{ PCI_PRODUCT_NVIDIA_MCP04_SATA,
    164  1.28.6.2      yamt 	  0,
    165  1.28.6.2      yamt 	  "NVIDIA MCP04 Serial ATA Controller",
    166  1.28.6.2      yamt 	  via_sata_chip_map
    167  1.28.6.2      yamt 	},
    168  1.28.6.2      yamt 	{ PCI_PRODUCT_NVIDIA_MCP04_SATA2,
    169  1.28.6.2      yamt 	  0,
    170  1.28.6.2      yamt 	  "NVIDIA MCP04 Serial ATA Controller",
    171  1.28.6.2      yamt 	  via_sata_chip_map
    172  1.28.6.2      yamt 	},
    173  1.28.6.2      yamt 	{ PCI_PRODUCT_NVIDIA_MCP55_IDE,
    174  1.28.6.2      yamt 	  0,
    175  1.28.6.2      yamt 	  "NVIDIA MCP55 IDE Controller",
    176  1.28.6.2      yamt 	  via_chip_map
    177  1.28.6.2      yamt 	},
    178  1.28.6.2      yamt 	{ PCI_PRODUCT_NVIDIA_MCP55_SATA,
    179  1.28.6.2      yamt 	  0,
    180  1.28.6.2      yamt 	  "NVIDIA MCP55 Serial ATA Controller",
    181  1.28.6.2      yamt 	  via_sata_chip_map
    182  1.28.6.2      yamt 	},
    183  1.28.6.2      yamt 	{ PCI_PRODUCT_NVIDIA_MCP55_SATA2,
    184  1.28.6.2      yamt 	  0,
    185  1.28.6.2      yamt 	  "NVIDIA MCP55 Serial ATA Controller",
    186  1.28.6.2      yamt 	  via_sata_chip_map
    187  1.28.6.2      yamt 	},
    188  1.28.6.4      yamt 	{ PCI_PRODUCT_NVIDIA_MCP61_IDE,
    189  1.28.6.4      yamt 	  0,
    190  1.28.6.4      yamt 	  "NVIDIA MCP61 IDE Controller",
    191  1.28.6.4      yamt 	  via_chip_map
    192  1.28.6.4      yamt 	},
    193  1.28.6.4      yamt 	{ PCI_PRODUCT_NVIDIA_MCP65_IDE,
    194  1.28.6.4      yamt 	  0,
    195  1.28.6.4      yamt 	  "NVIDIA MCP65 IDE Controller",
    196  1.28.6.4      yamt 	  via_chip_map
    197  1.28.6.4      yamt 	},
    198  1.28.6.4      yamt 	{ PCI_PRODUCT_NVIDIA_MCP61_SATA,
    199  1.28.6.4      yamt 	  0,
    200  1.28.6.4      yamt 	  "NVIDIA MCP61 Serial ATA Controller",
    201  1.28.6.4      yamt 	  via_sata_chip_map
    202  1.28.6.4      yamt 	},
    203  1.28.6.4      yamt 	{ PCI_PRODUCT_NVIDIA_MCP61_SATA2,
    204  1.28.6.4      yamt 	  0,
    205  1.28.6.4      yamt 	  "NVIDIA MCP61 Serial ATA Controller",
    206  1.28.6.4      yamt 	  via_sata_chip_map
    207  1.28.6.4      yamt 	},
    208  1.28.6.4      yamt 	{ PCI_PRODUCT_NVIDIA_MCP61_SATA3,
    209  1.28.6.4      yamt 	  0,
    210  1.28.6.4      yamt 	  "NVIDIA MCP61 Serial ATA Controller",
    211  1.28.6.4      yamt 	  via_sata_chip_map
    212  1.28.6.4      yamt 	},
    213  1.28.6.4      yamt 	{ PCI_PRODUCT_NVIDIA_MCP65_SATA,
    214  1.28.6.4      yamt 	  0,
    215  1.28.6.4      yamt 	  "NVIDIA MCP65 Serial ATA Controller",
    216  1.28.6.4      yamt 	  via_sata_chip_map
    217  1.28.6.4      yamt 	},
    218  1.28.6.4      yamt 	{ PCI_PRODUCT_NVIDIA_MCP65_SATA2,
    219  1.28.6.4      yamt 	  0,
    220  1.28.6.4      yamt 	  "NVIDIA MCP65 Serial ATA Controller",
    221  1.28.6.4      yamt 	  via_sata_chip_map
    222  1.28.6.4      yamt 	},
    223  1.28.6.4      yamt 	{ PCI_PRODUCT_NVIDIA_MCP65_SATA3,
    224  1.28.6.4      yamt 	  0,
    225  1.28.6.4      yamt 	  "NVIDIA MCP65 Serial ATA Controller",
    226  1.28.6.4      yamt 	  via_sata_chip_map
    227  1.28.6.4      yamt 	},
    228  1.28.6.4      yamt 	{ PCI_PRODUCT_NVIDIA_MCP65_SATA4,
    229  1.28.6.4      yamt 	  0,
    230  1.28.6.4      yamt 	  "NVIDIA MCP65 Serial ATA Controller",
    231  1.28.6.4      yamt 	  via_sata_chip_map
    232  1.28.6.4      yamt 	},
    233       1.1    bouyer 	{ 0,
    234       1.1    bouyer 	  0,
    235       1.1    bouyer 	  NULL,
    236       1.1    bouyer 	  NULL
    237       1.1    bouyer 	}
    238       1.1    bouyer };
    239       1.1    bouyer 
    240       1.2   thorpej static const struct pciide_product_desc pciide_via_products[] =  {
    241       1.1    bouyer 	{ PCI_PRODUCT_VIATECH_VT82C586_IDE,
    242       1.1    bouyer 	  0,
    243       1.1    bouyer 	  NULL,
    244       1.1    bouyer 	  via_chip_map,
    245       1.1    bouyer 	 },
    246       1.1    bouyer 	{ PCI_PRODUCT_VIATECH_VT82C586A_IDE,
    247       1.1    bouyer 	  0,
    248       1.1    bouyer 	  NULL,
    249       1.1    bouyer 	  via_chip_map,
    250       1.1    bouyer 	},
    251      1.23       abs 	{ PCI_PRODUCT_VIATECH_VT6421_RAID,
    252      1.22       abs 	  0,
    253      1.23       abs 	  "VIA Technologies VT6421 Serial RAID Controller",
    254      1.22       abs 	  via_sata_chip_map,
    255      1.22       abs 	},
    256       1.1    bouyer 	{ PCI_PRODUCT_VIATECH_VT8237_SATA,
    257       1.6   mycroft 	  0,
    258       1.1    bouyer 	  "VIA Technologies VT8237 SATA Controller",
    259       1.1    bouyer 	  via_sata_chip_map,
    260       1.1    bouyer 	},
    261  1.28.6.1      yamt 	{ PCI_PRODUCT_VIATECH_VT8237R_SATA,
    262  1.28.6.1      yamt 	  0,
    263  1.28.6.1      yamt 	  "VIA Technologies VT8237R SATA Controller",
    264  1.28.6.1      yamt 	  via_sata_chip_map,
    265  1.28.6.1      yamt 	},
    266       1.1    bouyer 	{ 0,
    267       1.1    bouyer 	  0,
    268       1.1    bouyer 	  NULL,
    269       1.1    bouyer 	  NULL
    270       1.1    bouyer 	}
    271       1.1    bouyer };
    272       1.1    bouyer 
    273       1.4     enami static const struct pciide_product_desc *
    274       1.4     enami viaide_lookup(pcireg_t id)
    275       1.4     enami {
    276       1.4     enami 
    277       1.4     enami 	switch (PCI_VENDOR(id)) {
    278       1.4     enami 	case PCI_VENDOR_VIATECH:
    279       1.4     enami 		return (pciide_lookup_product(id, pciide_via_products));
    280       1.4     enami 
    281       1.4     enami 	case PCI_VENDOR_AMD:
    282       1.4     enami 		return (pciide_lookup_product(id, pciide_amd_products));
    283       1.4     enami 
    284       1.4     enami 	case PCI_VENDOR_NVIDIA:
    285       1.4     enami 		return (pciide_lookup_product(id, pciide_nvidia_products));
    286       1.4     enami 	}
    287       1.4     enami 	return (NULL);
    288       1.4     enami }
    289       1.4     enami 
    290       1.2   thorpej static int
    291       1.2   thorpej viaide_match(struct device *parent, struct cfdata *match, void *aux)
    292       1.1    bouyer {
    293       1.1    bouyer 	struct pci_attach_args *pa = aux;
    294       1.1    bouyer 
    295       1.4     enami 	if (viaide_lookup(pa->pa_id) != NULL)
    296       1.4     enami 		return (2);
    297       1.1    bouyer 	return (0);
    298       1.1    bouyer }
    299       1.1    bouyer 
    300       1.2   thorpej static void
    301       1.2   thorpej viaide_attach(struct device *parent, struct device *self, void *aux)
    302       1.1    bouyer {
    303       1.1    bouyer 	struct pci_attach_args *pa = aux;
    304       1.1    bouyer 	struct pciide_softc *sc = (struct pciide_softc *)self;
    305       1.4     enami 	const struct pciide_product_desc *pp;
    306       1.1    bouyer 
    307       1.4     enami 	pp = viaide_lookup(pa->pa_id);
    308       1.1    bouyer 	if (pp == NULL)
    309       1.1    bouyer 		panic("viaide_attach");
    310       1.1    bouyer 	pciide_common_attach(sc, pa, pp);
    311       1.1    bouyer }
    312       1.1    bouyer 
    313       1.5      fvdl static int
    314       1.5      fvdl via_pcib_match(struct pci_attach_args *pa)
    315       1.5      fvdl {
    316       1.5      fvdl 	if (PCI_CLASS(pa->pa_class) == PCI_CLASS_BRIDGE &&
    317       1.5      fvdl 	    PCI_SUBCLASS(pa->pa_class) == PCI_SUBCLASS_BRIDGE_ISA &&
    318       1.5      fvdl 	    PCI_VENDOR(pa->pa_id) == PCI_VENDOR_VIATECH)
    319       1.5      fvdl 		return (1);
    320       1.5      fvdl 	return 0;
    321       1.5      fvdl }
    322       1.5      fvdl 
    323       1.2   thorpej static void
    324       1.2   thorpej via_chip_map(struct pciide_softc *sc, struct pci_attach_args *pa)
    325       1.1    bouyer {
    326       1.1    bouyer 	struct pciide_channel *cp;
    327       1.1    bouyer 	pcireg_t interface = PCI_INTERFACE(pa->pa_class);
    328       1.1    bouyer 	pcireg_t vendor = PCI_VENDOR(pa->pa_id);
    329       1.1    bouyer 	int channel;
    330       1.1    bouyer 	u_int32_t ideconf;
    331       1.1    bouyer 	bus_size_t cmdsize, ctlsize;
    332       1.1    bouyer 	pcireg_t pcib_id, pcib_class;
    333       1.5      fvdl 	struct pci_attach_args pcib_pa;
    334       1.1    bouyer 
    335       1.1    bouyer 	if (pciide_chipen(sc, pa) == 0)
    336       1.1    bouyer 		return;
    337       1.1    bouyer 
    338       1.3     enami 	switch (vendor) {
    339       1.1    bouyer 	case PCI_VENDOR_VIATECH:
    340       1.1    bouyer 		/*
    341       1.5      fvdl 		 * get a PCI tag for the ISA bridge.
    342       1.1    bouyer 		 */
    343      1.12  drochner 		if (pci_find_device(&pcib_pa, via_pcib_match) == 0)
    344       1.5      fvdl 			goto unknown;
    345       1.5      fvdl 		pcib_id = pcib_pa.pa_id;
    346       1.5      fvdl 		pcib_class = pcib_pa.pa_class;
    347       1.1    bouyer 		aprint_normal("%s: VIA Technologies ",
    348      1.17   thorpej 		    sc->sc_wdcdev.sc_atac.atac_dev.dv_xname);
    349       1.1    bouyer 		switch (PCI_PRODUCT(pcib_id)) {
    350       1.1    bouyer 		case PCI_PRODUCT_VIATECH_VT82C586_ISA:
    351       1.1    bouyer 			aprint_normal("VT82C586 (Apollo VP) ");
    352       1.1    bouyer 			if(PCI_REVISION(pcib_class) >= 0x02) {
    353       1.1    bouyer 				aprint_normal("ATA33 controller\n");
    354      1.17   thorpej 				sc->sc_wdcdev.sc_atac.atac_udma_cap = 2;
    355       1.1    bouyer 			} else {
    356       1.1    bouyer 				aprint_normal("controller\n");
    357      1.17   thorpej 				sc->sc_wdcdev.sc_atac.atac_udma_cap = 0;
    358       1.1    bouyer 			}
    359       1.1    bouyer 			break;
    360       1.1    bouyer 		case PCI_PRODUCT_VIATECH_VT82C596A:
    361       1.1    bouyer 			aprint_normal("VT82C596A (Apollo Pro) ");
    362       1.1    bouyer 			if (PCI_REVISION(pcib_class) >= 0x12) {
    363       1.1    bouyer 				aprint_normal("ATA66 controller\n");
    364      1.17   thorpej 				sc->sc_wdcdev.sc_atac.atac_udma_cap = 4;
    365       1.1    bouyer 			} else {
    366       1.1    bouyer 				aprint_normal("ATA33 controller\n");
    367      1.17   thorpej 				sc->sc_wdcdev.sc_atac.atac_udma_cap = 2;
    368       1.1    bouyer 			}
    369       1.1    bouyer 			break;
    370       1.1    bouyer 		case PCI_PRODUCT_VIATECH_VT82C686A_ISA:
    371       1.1    bouyer 			aprint_normal("VT82C686A (Apollo KX133) ");
    372       1.1    bouyer 			if (PCI_REVISION(pcib_class) >= 0x40) {
    373       1.1    bouyer 				aprint_normal("ATA100 controller\n");
    374      1.17   thorpej 				sc->sc_wdcdev.sc_atac.atac_udma_cap = 5;
    375       1.1    bouyer 			} else {
    376       1.1    bouyer 				aprint_normal("ATA66 controller\n");
    377      1.17   thorpej 				sc->sc_wdcdev.sc_atac.atac_udma_cap = 4;
    378       1.1    bouyer 			}
    379       1.1    bouyer 			break;
    380       1.1    bouyer 		case PCI_PRODUCT_VIATECH_VT8231:
    381       1.1    bouyer 			aprint_normal("VT8231 ATA100 controller\n");
    382      1.17   thorpej 			sc->sc_wdcdev.sc_atac.atac_udma_cap = 5;
    383       1.1    bouyer 			break;
    384       1.1    bouyer 		case PCI_PRODUCT_VIATECH_VT8233:
    385       1.1    bouyer 			aprint_normal("VT8233 ATA100 controller\n");
    386      1.17   thorpej 			sc->sc_wdcdev.sc_atac.atac_udma_cap = 5;
    387       1.1    bouyer 			break;
    388       1.1    bouyer 		case PCI_PRODUCT_VIATECH_VT8233A:
    389       1.1    bouyer 			aprint_normal("VT8233A ATA133 controller\n");
    390      1.17   thorpej 			sc->sc_wdcdev.sc_atac.atac_udma_cap = 6;
    391       1.1    bouyer 			break;
    392       1.1    bouyer 		case PCI_PRODUCT_VIATECH_VT8235:
    393       1.1    bouyer 			aprint_normal("VT8235 ATA133 controller\n");
    394      1.17   thorpej 			sc->sc_wdcdev.sc_atac.atac_udma_cap = 6;
    395       1.1    bouyer 			break;
    396       1.5      fvdl 		case PCI_PRODUCT_VIATECH_VT8237:
    397       1.1    bouyer 			aprint_normal("VT8237 ATA133 controller\n");
    398      1.17   thorpej 			sc->sc_wdcdev.sc_atac.atac_udma_cap = 6;
    399       1.1    bouyer 			break;
    400       1.1    bouyer 		default:
    401       1.5      fvdl unknown:
    402       1.1    bouyer 			aprint_normal("unknown VIA ATA controller\n");
    403      1.17   thorpej 			sc->sc_wdcdev.sc_atac.atac_udma_cap = 0;
    404       1.1    bouyer 		}
    405       1.1    bouyer 		sc->sc_apo_regbase = APO_VIA_REGBASE;
    406       1.1    bouyer 		break;
    407       1.1    bouyer 	case PCI_VENDOR_AMD:
    408       1.1    bouyer 		switch (sc->sc_pp->ide_product) {
    409      1.11    bouyer 		case PCI_PRODUCT_AMD_PBC8111_IDE:
    410      1.17   thorpej 			sc->sc_wdcdev.sc_atac.atac_udma_cap = 6;
    411      1.11    bouyer 			break;
    412       1.1    bouyer 		case PCI_PRODUCT_AMD_PBC766_IDE:
    413       1.1    bouyer 		case PCI_PRODUCT_AMD_PBC768_IDE:
    414      1.17   thorpej 			sc->sc_wdcdev.sc_atac.atac_udma_cap = 5;
    415       1.1    bouyer 			break;
    416       1.1    bouyer 		default:
    417      1.17   thorpej 			sc->sc_wdcdev.sc_atac.atac_udma_cap = 4;
    418       1.1    bouyer 		}
    419       1.1    bouyer 		sc->sc_apo_regbase = APO_AMD_REGBASE;
    420       1.1    bouyer 		break;
    421       1.1    bouyer 	case PCI_VENDOR_NVIDIA:
    422       1.1    bouyer 		switch (sc->sc_pp->ide_product) {
    423       1.1    bouyer 		case PCI_PRODUCT_NVIDIA_NFORCE_ATA100:
    424      1.17   thorpej 			sc->sc_wdcdev.sc_atac.atac_udma_cap = 5;
    425       1.1    bouyer 			break;
    426       1.1    bouyer 		case PCI_PRODUCT_NVIDIA_NFORCE2_ATA133:
    427      1.20  jdolecek 		case PCI_PRODUCT_NVIDIA_NFORCE2_400_ATA133:
    428       1.5      fvdl 		case PCI_PRODUCT_NVIDIA_NFORCE3_ATA133:
    429      1.19   xtraeme 		case PCI_PRODUCT_NVIDIA_NFORCE3_250_ATA133:
    430      1.21      kent 		case PCI_PRODUCT_NVIDIA_NFORCE4_ATA133:
    431      1.28   xtraeme 		case PCI_PRODUCT_NVIDIA_NFORCE430_ATA133:
    432  1.28.6.2      yamt 		case PCI_PRODUCT_NVIDIA_MCP04_IDE:
    433  1.28.6.2      yamt 		case PCI_PRODUCT_NVIDIA_MCP55_IDE:
    434  1.28.6.4      yamt 		case PCI_PRODUCT_NVIDIA_MCP61_IDE:
    435  1.28.6.4      yamt 		case PCI_PRODUCT_NVIDIA_MCP65_IDE:
    436      1.17   thorpej 			sc->sc_wdcdev.sc_atac.atac_udma_cap = 6;
    437       1.1    bouyer 			break;
    438       1.1    bouyer 		}
    439       1.1    bouyer 		sc->sc_apo_regbase = APO_NVIDIA_REGBASE;
    440       1.1    bouyer 		break;
    441       1.1    bouyer 	default:
    442       1.1    bouyer 		panic("via_chip_map: unknown vendor");
    443       1.1    bouyer 	}
    444       1.3     enami 
    445       1.1    bouyer 	aprint_normal("%s: bus-master DMA support present",
    446      1.17   thorpej 	    sc->sc_wdcdev.sc_atac.atac_dev.dv_xname);
    447       1.1    bouyer 	pciide_mapreg_dma(sc, pa);
    448       1.1    bouyer 	aprint_normal("\n");
    449      1.17   thorpej 	sc->sc_wdcdev.sc_atac.atac_cap = ATAC_CAP_DATA16 | ATAC_CAP_DATA32;
    450       1.1    bouyer 	if (sc->sc_dma_ok) {
    451      1.17   thorpej 		sc->sc_wdcdev.sc_atac.atac_cap |= ATAC_CAP_DMA;
    452       1.1    bouyer 		sc->sc_wdcdev.irqack = pciide_irqack;
    453      1.17   thorpej 		if (sc->sc_wdcdev.sc_atac.atac_udma_cap > 0)
    454      1.17   thorpej 			sc->sc_wdcdev.sc_atac.atac_cap |= ATAC_CAP_UDMA;
    455       1.1    bouyer 	}
    456      1.17   thorpej 	sc->sc_wdcdev.sc_atac.atac_pio_cap = 4;
    457      1.17   thorpej 	sc->sc_wdcdev.sc_atac.atac_dma_cap = 2;
    458      1.17   thorpej 	sc->sc_wdcdev.sc_atac.atac_set_modes = via_setup_channel;
    459      1.17   thorpej 	sc->sc_wdcdev.sc_atac.atac_channels = sc->wdc_chanarray;
    460      1.17   thorpej 	sc->sc_wdcdev.sc_atac.atac_nchannels = PCIIDE_NUM_CHANNELS;
    461       1.1    bouyer 
    462      1.15   thorpej 	wdc_allocate_regs(&sc->sc_wdcdev);
    463      1.15   thorpej 
    464      1.14   thorpej 	ATADEBUG_PRINT(("via_chip_map: old APO_IDECONF=0x%x, "
    465       1.1    bouyer 	    "APO_CTLMISC=0x%x, APO_DATATIM=0x%x, APO_UDMA=0x%x\n",
    466       1.1    bouyer 	    pci_conf_read(sc->sc_pc, sc->sc_tag, APO_IDECONF(sc)),
    467       1.1    bouyer 	    pci_conf_read(sc->sc_pc, sc->sc_tag, APO_CTLMISC(sc)),
    468       1.1    bouyer 	    pci_conf_read(sc->sc_pc, sc->sc_tag, APO_DATATIM(sc)),
    469       1.1    bouyer 	    pci_conf_read(sc->sc_pc, sc->sc_tag, APO_UDMA(sc))),
    470       1.1    bouyer 	    DEBUG_PROBE);
    471       1.1    bouyer 
    472       1.1    bouyer 	ideconf = pci_conf_read(sc->sc_pc, sc->sc_tag, APO_IDECONF(sc));
    473      1.17   thorpej 	for (channel = 0; channel < sc->sc_wdcdev.sc_atac.atac_nchannels;
    474      1.17   thorpej 	     channel++) {
    475       1.1    bouyer 		cp = &sc->pciide_channels[channel];
    476       1.1    bouyer 		if (pciide_chansetup(sc, channel, interface) == 0)
    477       1.1    bouyer 			continue;
    478       1.1    bouyer 
    479       1.1    bouyer 		if ((ideconf & APO_IDECONF_EN(channel)) == 0) {
    480       1.1    bouyer 			aprint_normal("%s: %s channel ignored (disabled)\n",
    481      1.17   thorpej 			    sc->sc_wdcdev.sc_atac.atac_dev.dv_xname, cp->name);
    482      1.15   thorpej 			cp->ata_channel.ch_flags |= ATACH_DISABLED;
    483       1.1    bouyer 			continue;
    484       1.1    bouyer 		}
    485       1.1    bouyer 		pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize,
    486       1.1    bouyer 		    pciide_pci_intr);
    487       1.1    bouyer 	}
    488       1.1    bouyer }
    489       1.1    bouyer 
    490       1.2   thorpej static void
    491      1.15   thorpej via_setup_channel(struct ata_channel *chp)
    492       1.1    bouyer {
    493       1.1    bouyer 	u_int32_t udmatim_reg, datatim_reg;
    494       1.1    bouyer 	u_int8_t idedma_ctl;
    495      1.18   thorpej 	int mode, drive, s;
    496       1.1    bouyer 	struct ata_drive_datas *drvp;
    497      1.17   thorpej 	struct atac_softc *atac = chp->ch_atac;
    498      1.16   thorpej 	struct pciide_channel *cp = CHAN_TO_PCHAN(chp);
    499      1.16   thorpej 	struct pciide_softc *sc = CHAN_TO_PCIIDE(chp);
    500       1.1    bouyer #ifndef PCIIDE_AMD756_ENABLEDMA
    501       1.1    bouyer 	int rev = PCI_REVISION(
    502       1.1    bouyer 	    pci_conf_read(sc->sc_pc, sc->sc_tag, PCI_CLASS_REG));
    503       1.1    bouyer #endif
    504       1.1    bouyer 
    505       1.1    bouyer 	idedma_ctl = 0;
    506       1.1    bouyer 	datatim_reg = pci_conf_read(sc->sc_pc, sc->sc_tag, APO_DATATIM(sc));
    507       1.1    bouyer 	udmatim_reg = pci_conf_read(sc->sc_pc, sc->sc_tag, APO_UDMA(sc));
    508       1.9   thorpej 	datatim_reg &= ~APO_DATATIM_MASK(chp->ch_channel);
    509       1.9   thorpej 	udmatim_reg &= ~APO_UDMA_MASK(chp->ch_channel);
    510       1.1    bouyer 
    511       1.1    bouyer 	/* setup DMA if needed */
    512       1.1    bouyer 	pciide_channel_dma_setup(cp);
    513       1.1    bouyer 
    514       1.1    bouyer 	for (drive = 0; drive < 2; drive++) {
    515       1.1    bouyer 		drvp = &chp->ch_drive[drive];
    516       1.1    bouyer 		/* If no drive, skip */
    517       1.1    bouyer 		if ((drvp->drive_flags & DRIVE) == 0)
    518       1.1    bouyer 			continue;
    519       1.1    bouyer 		/* add timing values, setup DMA if needed */
    520       1.1    bouyer 		if (((drvp->drive_flags & DRIVE_DMA) == 0 &&
    521       1.1    bouyer 		    (drvp->drive_flags & DRIVE_UDMA) == 0)) {
    522       1.1    bouyer 			mode = drvp->PIO_mode;
    523       1.1    bouyer 			goto pio;
    524       1.1    bouyer 		}
    525      1.17   thorpej 		if ((atac->atac_cap & ATAC_CAP_UDMA) &&
    526       1.1    bouyer 		    (drvp->drive_flags & DRIVE_UDMA)) {
    527       1.1    bouyer 			/* use Ultra/DMA */
    528      1.18   thorpej 			s = splbio();
    529       1.1    bouyer 			drvp->drive_flags &= ~DRIVE_DMA;
    530      1.18   thorpej 			splx(s);
    531       1.9   thorpej 			udmatim_reg |= APO_UDMA_EN(chp->ch_channel, drive) |
    532       1.9   thorpej 			    APO_UDMA_EN_MTH(chp->ch_channel, drive);
    533       1.3     enami 			switch (PCI_VENDOR(sc->sc_pci_id)) {
    534       1.1    bouyer 			case PCI_VENDOR_VIATECH:
    535      1.17   thorpej 				if (sc->sc_wdcdev.sc_atac.atac_udma_cap == 6) {
    536       1.1    bouyer 					/* 8233a */
    537       1.1    bouyer 					udmatim_reg |= APO_UDMA_TIME(
    538       1.9   thorpej 					    chp->ch_channel,
    539       1.1    bouyer 					    drive,
    540       1.1    bouyer 					    via_udma133_tim[drvp->UDMA_mode]);
    541      1.17   thorpej 				} else if (sc->sc_wdcdev.sc_atac.atac_udma_cap == 5) {
    542       1.1    bouyer 					/* 686b */
    543       1.1    bouyer 					udmatim_reg |= APO_UDMA_TIME(
    544       1.9   thorpej 					    chp->ch_channel,
    545       1.1    bouyer 					    drive,
    546       1.1    bouyer 					    via_udma100_tim[drvp->UDMA_mode]);
    547      1.17   thorpej 				} else if (sc->sc_wdcdev.sc_atac.atac_udma_cap == 4) {
    548       1.1    bouyer 					/* 596b or 686a */
    549       1.1    bouyer 					udmatim_reg |= APO_UDMA_CLK66(
    550       1.9   thorpej 					    chp->ch_channel);
    551       1.1    bouyer 					udmatim_reg |= APO_UDMA_TIME(
    552       1.9   thorpej 					    chp->ch_channel,
    553       1.1    bouyer 					    drive,
    554       1.1    bouyer 					    via_udma66_tim[drvp->UDMA_mode]);
    555       1.1    bouyer 				} else {
    556       1.1    bouyer 					/* 596a or 586b */
    557       1.1    bouyer 					udmatim_reg |= APO_UDMA_TIME(
    558       1.9   thorpej 					    chp->ch_channel,
    559       1.1    bouyer 					    drive,
    560       1.1    bouyer 					    via_udma33_tim[drvp->UDMA_mode]);
    561       1.1    bouyer 				}
    562       1.1    bouyer 				break;
    563       1.1    bouyer 			case PCI_VENDOR_AMD:
    564       1.1    bouyer 			case PCI_VENDOR_NVIDIA:
    565       1.9   thorpej 				udmatim_reg |= APO_UDMA_TIME(chp->ch_channel,
    566       1.1    bouyer 				    drive, amd7x6_udma_tim[drvp->UDMA_mode]);
    567       1.1    bouyer 				 break;
    568       1.1    bouyer 			}
    569       1.1    bouyer 			/* can use PIO timings, MW DMA unused */
    570       1.1    bouyer 			mode = drvp->PIO_mode;
    571       1.1    bouyer 		} else {
    572       1.1    bouyer 			/* use Multiword DMA, but only if revision is OK */
    573      1.18   thorpej 			s = splbio();
    574       1.1    bouyer 			drvp->drive_flags &= ~DRIVE_UDMA;
    575      1.18   thorpej 			splx(s);
    576       1.1    bouyer #ifndef PCIIDE_AMD756_ENABLEDMA
    577       1.1    bouyer 			/*
    578       1.1    bouyer 			 * The workaround doesn't seem to be necessary
    579       1.1    bouyer 			 * with all drives, so it can be disabled by
    580       1.1    bouyer 			 * PCIIDE_AMD756_ENABLEDMA. It causes a hard hang if
    581       1.1    bouyer 			 * triggered.
    582       1.1    bouyer 			 */
    583       1.1    bouyer 			if (PCI_VENDOR(sc->sc_pci_id) == PCI_VENDOR_AMD &&
    584       1.1    bouyer 			    sc->sc_pp->ide_product ==
    585       1.3     enami 			    PCI_PRODUCT_AMD_PBC756_IDE &&
    586       1.1    bouyer 			    AMD756_CHIPREV_DISABLEDMA(rev)) {
    587       1.1    bouyer 				aprint_normal(
    588       1.1    bouyer 				    "%s:%d:%d: multi-word DMA disabled due "
    589       1.1    bouyer 				    "to chip revision\n",
    590      1.17   thorpej 				    sc->sc_wdcdev.sc_atac.atac_dev.dv_xname,
    591       1.9   thorpej 				    chp->ch_channel, drive);
    592       1.1    bouyer 				mode = drvp->PIO_mode;
    593      1.18   thorpej 				s = splbio();
    594       1.1    bouyer 				drvp->drive_flags &= ~DRIVE_DMA;
    595      1.18   thorpej 				splx(s);
    596       1.1    bouyer 				goto pio;
    597       1.1    bouyer 			}
    598       1.1    bouyer #endif
    599       1.1    bouyer 			/* mode = min(pio, dma+2) */
    600       1.3     enami 			if (drvp->PIO_mode <= (drvp->DMA_mode + 2))
    601       1.1    bouyer 				mode = drvp->PIO_mode;
    602       1.1    bouyer 			else
    603       1.1    bouyer 				mode = drvp->DMA_mode + 2;
    604       1.1    bouyer 		}
    605       1.1    bouyer 		idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
    606       1.1    bouyer 
    607       1.1    bouyer pio:		/* setup PIO mode */
    608       1.1    bouyer 		if (mode <= 2) {
    609       1.1    bouyer 			drvp->DMA_mode = 0;
    610       1.1    bouyer 			drvp->PIO_mode = 0;
    611       1.1    bouyer 			mode = 0;
    612       1.1    bouyer 		} else {
    613       1.1    bouyer 			drvp->PIO_mode = mode;
    614       1.1    bouyer 			drvp->DMA_mode = mode - 2;
    615       1.1    bouyer 		}
    616       1.1    bouyer 		datatim_reg |=
    617       1.9   thorpej 		    APO_DATATIM_PULSE(chp->ch_channel, drive,
    618       1.1    bouyer 			apollo_pio_set[mode]) |
    619       1.9   thorpej 		    APO_DATATIM_RECOV(chp->ch_channel, drive,
    620       1.1    bouyer 			apollo_pio_rec[mode]);
    621       1.1    bouyer 	}
    622       1.1    bouyer 	if (idedma_ctl != 0) {
    623       1.1    bouyer 		/* Add software bits in status register */
    624       1.7      fvdl 		bus_space_write_1(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CTL], 0,
    625       1.1    bouyer 		    idedma_ctl);
    626       1.1    bouyer 	}
    627       1.1    bouyer 	pci_conf_write(sc->sc_pc, sc->sc_tag, APO_DATATIM(sc), datatim_reg);
    628       1.1    bouyer 	pci_conf_write(sc->sc_pc, sc->sc_tag, APO_UDMA(sc), udmatim_reg);
    629      1.14   thorpej 	ATADEBUG_PRINT(("via_chip_map: APO_DATATIM=0x%x, APO_UDMA=0x%x\n",
    630       1.1    bouyer 	    pci_conf_read(sc->sc_pc, sc->sc_tag, APO_DATATIM(sc)),
    631       1.1    bouyer 	    pci_conf_read(sc->sc_pc, sc->sc_tag, APO_UDMA(sc))), DEBUG_PROBE);
    632       1.1    bouyer }
    633       1.1    bouyer 
    634       1.2   thorpej static void
    635       1.2   thorpej via_sata_chip_map(struct pciide_softc *sc, struct pci_attach_args *pa)
    636       1.1    bouyer {
    637       1.1    bouyer 	struct pciide_channel *cp;
    638       1.1    bouyer 	pcireg_t interface = PCI_INTERFACE(pa->pa_class);
    639       1.1    bouyer 	int channel;
    640       1.1    bouyer 	bus_size_t cmdsize, ctlsize;
    641       1.1    bouyer 
    642       1.1    bouyer 	if (pciide_chipen(sc, pa) == 0)
    643       1.1    bouyer 		return;
    644       1.1    bouyer 
    645       1.3     enami 	if (interface == 0) {
    646      1.14   thorpej 		ATADEBUG_PRINT(("via_sata_chip_map interface == 0\n"),
    647       1.3     enami 		    DEBUG_PROBE);
    648       1.1    bouyer 		interface = PCIIDE_INTERFACE_BUS_MASTER_DMA |
    649       1.3     enami 		    PCIIDE_INTERFACE_PCI(0) | PCIIDE_INTERFACE_PCI(1);
    650       1.1    bouyer 	}
    651       1.1    bouyer 
    652       1.1    bouyer 	aprint_normal("%s: bus-master DMA support present",
    653      1.17   thorpej 	    sc->sc_wdcdev.sc_atac.atac_dev.dv_xname);
    654       1.1    bouyer 	pciide_mapreg_dma(sc, pa);
    655       1.1    bouyer 	aprint_normal("\n");
    656       1.1    bouyer 
    657       1.1    bouyer 	if (sc->sc_dma_ok) {
    658      1.17   thorpej 		sc->sc_wdcdev.sc_atac.atac_cap |= ATAC_CAP_UDMA | ATAC_CAP_DMA;
    659       1.1    bouyer 		sc->sc_wdcdev.irqack = pciide_irqack;
    660       1.1    bouyer 	}
    661      1.17   thorpej 	sc->sc_wdcdev.sc_atac.atac_pio_cap = 4;
    662      1.17   thorpej 	sc->sc_wdcdev.sc_atac.atac_dma_cap = 2;
    663      1.17   thorpej 	sc->sc_wdcdev.sc_atac.atac_udma_cap = 6;
    664      1.17   thorpej 
    665      1.17   thorpej 	sc->sc_wdcdev.sc_atac.atac_channels = sc->wdc_chanarray;
    666      1.17   thorpej 	sc->sc_wdcdev.sc_atac.atac_nchannels = PCIIDE_NUM_CHANNELS;
    667      1.17   thorpej 	sc->sc_wdcdev.sc_atac.atac_cap |= ATAC_CAP_DATA16 | ATAC_CAP_DATA32;
    668      1.17   thorpej 	sc->sc_wdcdev.sc_atac.atac_set_modes = sata_setup_channel;
    669       1.1    bouyer 
    670      1.15   thorpej 	wdc_allocate_regs(&sc->sc_wdcdev);
    671      1.15   thorpej 
    672      1.17   thorpej 	for (channel = 0; channel < sc->sc_wdcdev.sc_atac.atac_nchannels;
    673      1.17   thorpej 	     channel++) {
    674       1.1    bouyer 		cp = &sc->pciide_channels[channel];
    675       1.1    bouyer 		if (pciide_chansetup(sc, channel, interface) == 0)
    676       1.1    bouyer 			continue;
    677       1.1    bouyer 		pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize,
    678       1.3     enami 		    pciide_pci_intr);
    679       1.1    bouyer 	}
    680       1.1    bouyer }
    681