Home | History | Annotate | Line # | Download | only in pci
viaide.c revision 1.89
      1  1.89  jdolecek /*	$NetBSD: viaide.c,v 1.89 2019/06/02 14:48:55 jdolecek Exp $	*/
      2   1.1    bouyer 
      3   1.1    bouyer /*
      4   1.1    bouyer  * Copyright (c) 1999, 2000, 2001 Manuel Bouyer.
      5   1.1    bouyer  *
      6   1.1    bouyer  * Redistribution and use in source and binary forms, with or without
      7   1.1    bouyer  * modification, are permitted provided that the following conditions
      8   1.1    bouyer  * are met:
      9   1.1    bouyer  * 1. Redistributions of source code must retain the above copyright
     10   1.1    bouyer  *    notice, this list of conditions and the following disclaimer.
     11   1.1    bouyer  * 2. Redistributions in binary form must reproduce the above copyright
     12   1.1    bouyer  *    notice, this list of conditions and the following disclaimer in the
     13   1.1    bouyer  *    documentation and/or other materials provided with the distribution.
     14   1.1    bouyer  *
     15   1.1    bouyer  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     16   1.1    bouyer  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     17   1.1    bouyer  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     18  1.24     perry  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     19   1.1    bouyer  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
     20   1.1    bouyer  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
     21   1.1    bouyer  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
     22   1.1    bouyer  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
     23   1.1    bouyer  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
     24   1.1    bouyer  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
     25   1.1    bouyer  *
     26   1.1    bouyer  */
     27   1.1    bouyer 
     28  1.25     lukem #include <sys/cdefs.h>
     29  1.89  jdolecek __KERNEL_RCSID(0, "$NetBSD: viaide.c,v 1.89 2019/06/02 14:48:55 jdolecek Exp $");
     30  1.25     lukem 
     31   1.1    bouyer #include <sys/param.h>
     32   1.1    bouyer #include <sys/systm.h>
     33   1.1    bouyer 
     34   1.1    bouyer #include <dev/pci/pcivar.h>
     35   1.1    bouyer #include <dev/pci/pcidevs.h>
     36   1.1    bouyer #include <dev/pci/pciidereg.h>
     37   1.1    bouyer #include <dev/pci/pciidevar.h>
     38   1.1    bouyer #include <dev/pci/pciide_apollo_reg.h>
     39   1.1    bouyer 
     40  1.72    dyoung static int	via_pcib_match(const struct pci_attach_args *);
     41  1.72    dyoung static void	via_chip_map(struct pciide_softc *,
     42  1.72    dyoung 		    const struct pci_attach_args *);
     43  1.72    dyoung static void	via_mapchan(const struct pci_attach_args *,
     44  1.72    dyoung 		    struct pciide_channel *,
     45  1.70  jakllsch 		    pcireg_t, int (*)(void *));
     46  1.72    dyoung static void	via_mapregs_compat_native(const struct pci_attach_args *,
     47  1.70  jakllsch 		    struct pciide_channel *);
     48  1.35    bouyer static int	via_sata_chip_map_common(struct pciide_softc *,
     49  1.76  jakllsch 		    const struct pci_attach_args *);
     50   1.4     enami static void	via_sata_chip_map(struct pciide_softc *,
     51  1.72    dyoung 		    const struct pci_attach_args *, int);
     52  1.35    bouyer static void	via_sata_chip_map_6(struct pciide_softc *,
     53  1.72    dyoung 		    const struct pci_attach_args *);
     54  1.35    bouyer static void	via_sata_chip_map_7(struct pciide_softc *,
     55  1.72    dyoung 		    const struct pci_attach_args *);
     56  1.35    bouyer static void	via_sata_chip_map_new(struct pciide_softc *,
     57  1.72    dyoung 		    const struct pci_attach_args *);
     58  1.15   thorpej static void	via_setup_channel(struct ata_channel *);
     59   1.4     enami 
     60  1.53      cube static int	viaide_match(device_t, cfdata_t, void *);
     61  1.53      cube static void	viaide_attach(device_t, device_t, void *);
     62   1.4     enami static const struct pciide_product_desc *
     63   1.4     enami 		viaide_lookup(pcireg_t);
     64  1.68    dyoung static bool	viaide_suspend(device_t, const pmf_qual_t *);
     65  1.68    dyoung static bool	viaide_resume(device_t, const pmf_qual_t *);
     66   1.1    bouyer 
     67  1.53      cube CFATTACH_DECL_NEW(viaide, sizeof(struct pciide_softc),
     68  1.71  jakllsch     viaide_match, viaide_attach, pciide_detach, NULL);
     69   1.1    bouyer 
     70   1.2   thorpej static const struct pciide_product_desc pciide_amd_products[] =  {
     71   1.1    bouyer 	{ PCI_PRODUCT_AMD_PBC756_IDE,
     72   1.1    bouyer 	  0,
     73  1.59  jmcneill 	  "AMD AMD756 IDE Controller",
     74   1.1    bouyer 	  via_chip_map
     75   1.1    bouyer 	},
     76   1.1    bouyer 	{ PCI_PRODUCT_AMD_PBC766_IDE,
     77   1.1    bouyer 	  0,
     78  1.59  jmcneill 	  "AMD AMD766 IDE Controller",
     79   1.1    bouyer 	  via_chip_map
     80   1.1    bouyer 	},
     81   1.1    bouyer 	{ PCI_PRODUCT_AMD_PBC768_IDE,
     82   1.1    bouyer 	  0,
     83  1.59  jmcneill 	  "AMD AMD768 IDE Controller",
     84   1.1    bouyer 	  via_chip_map
     85   1.1    bouyer 	},
     86   1.1    bouyer 	{ PCI_PRODUCT_AMD_PBC8111_IDE,
     87   1.1    bouyer 	  0,
     88  1.59  jmcneill 	  "AMD AMD8111 IDE Controller",
     89   1.1    bouyer 	  via_chip_map
     90   1.1    bouyer 	},
     91  1.38     isaki 	{ PCI_PRODUCT_AMD_CS5536_IDE,
     92  1.38     isaki 	  0,
     93  1.59  jmcneill 	  "AMD CS5536 IDE Controller",
     94  1.38     isaki 	  via_chip_map
     95  1.38     isaki 	},
     96   1.1    bouyer 	{ 0,
     97   1.1    bouyer 	  0,
     98   1.1    bouyer 	  NULL,
     99   1.1    bouyer 	  NULL
    100   1.1    bouyer 	}
    101   1.1    bouyer };
    102   1.1    bouyer 
    103   1.2   thorpej static const struct pciide_product_desc pciide_nvidia_products[] = {
    104   1.1    bouyer 	{ PCI_PRODUCT_NVIDIA_NFORCE_ATA100,
    105   1.1    bouyer 	  0,
    106   1.1    bouyer 	  "NVIDIA nForce IDE Controller",
    107   1.1    bouyer 	  via_chip_map
    108   1.1    bouyer 	},
    109   1.1    bouyer 	{ PCI_PRODUCT_NVIDIA_NFORCE2_ATA133,
    110   1.1    bouyer 	  0,
    111   1.1    bouyer 	  "NVIDIA nForce2 IDE Controller",
    112   1.1    bouyer 	  via_chip_map
    113   1.1    bouyer 	},
    114  1.20  jdolecek 	{ PCI_PRODUCT_NVIDIA_NFORCE2_400_ATA133,
    115  1.20  jdolecek 	  0,
    116  1.20  jdolecek 	  "NVIDIA nForce2 Ultra 400 IDE Controller",
    117  1.20  jdolecek 	  via_chip_map
    118  1.20  jdolecek 	},
    119  1.20  jdolecek 	{ PCI_PRODUCT_NVIDIA_NFORCE2_400_SATA,
    120  1.20  jdolecek 	  0,
    121  1.20  jdolecek 	  "NVIDIA nForce2 Ultra 400 Serial ATA Controller",
    122  1.35    bouyer 	  via_sata_chip_map_6
    123  1.20  jdolecek 	},
    124  1.10      fvdl 	{ PCI_PRODUCT_NVIDIA_NFORCE3_ATA133,
    125  1.10      fvdl 	  0,
    126  1.10      fvdl 	  "NVIDIA nForce3 IDE Controller",
    127  1.10      fvdl 	  via_chip_map
    128  1.10      fvdl 	},
    129  1.19   xtraeme 	{ PCI_PRODUCT_NVIDIA_NFORCE3_250_ATA133,
    130  1.19   xtraeme 	  0,
    131  1.19   xtraeme 	  "NVIDIA nForce3 250 IDE Controller",
    132  1.19   xtraeme 	  via_chip_map
    133  1.19   xtraeme 	},
    134  1.19   xtraeme 	{ PCI_PRODUCT_NVIDIA_NFORCE3_250_SATA,
    135  1.19   xtraeme 	  0,
    136  1.19   xtraeme 	  "NVIDIA nForce3 250 Serial ATA Controller",
    137  1.35    bouyer 	  via_sata_chip_map_6
    138  1.19   xtraeme 	},
    139  1.32   xtraeme 	{ PCI_PRODUCT_NVIDIA_NFORCE3_250_SATA2,
    140  1.32   xtraeme 	  0,
    141  1.32   xtraeme 	  "NVIDIA nForce3 250 Serial ATA Controller",
    142  1.35    bouyer 	  via_sata_chip_map_6
    143  1.32   xtraeme 	},
    144  1.21      kent 	{ PCI_PRODUCT_NVIDIA_NFORCE4_ATA133,
    145  1.21      kent 	  0,
    146  1.21      kent 	  "NVIDIA nForce4 IDE Controller",
    147  1.21      kent 	  via_chip_map
    148  1.21      kent 	},
    149  1.21      kent 	{ PCI_PRODUCT_NVIDIA_NFORCE4_SATA1,
    150  1.21      kent 	  0,
    151  1.21      kent 	  "NVIDIA nForce4 Serial ATA Controller",
    152  1.35    bouyer 	  via_sata_chip_map_6
    153  1.21      kent 	},
    154  1.21      kent 	{ PCI_PRODUCT_NVIDIA_NFORCE4_SATA2,
    155  1.21      kent 	  0,
    156  1.21      kent 	  "NVIDIA nForce4 Serial ATA Controller",
    157  1.35    bouyer 	  via_sata_chip_map_6
    158  1.21      kent 	},
    159  1.27      manu 	{ PCI_PRODUCT_NVIDIA_NFORCE430_ATA133,
    160  1.27      manu 	  0,
    161  1.27      manu 	  "NVIDIA nForce430 IDE Controller",
    162  1.27      manu 	  via_chip_map
    163  1.27      manu 	},
    164  1.27      manu 	{ PCI_PRODUCT_NVIDIA_NFORCE430_SATA1,
    165  1.27      manu 	  0,
    166  1.27      manu 	  "NVIDIA nForce430 Serial ATA Controller",
    167  1.35    bouyer 	  via_sata_chip_map_6
    168  1.27      manu 	},
    169  1.27      manu 	{ PCI_PRODUCT_NVIDIA_NFORCE430_SATA2,
    170  1.27      manu 	  0,
    171  1.27      manu 	  "NVIDIA nForce430 Serial ATA Controller",
    172  1.35    bouyer 	  via_sata_chip_map_6
    173  1.27      manu 	},
    174  1.30   xtraeme 	{ PCI_PRODUCT_NVIDIA_MCP04_IDE,
    175  1.30   xtraeme 	  0,
    176  1.30   xtraeme 	  "NVIDIA MCP04 IDE Controller",
    177  1.30   xtraeme 	  via_chip_map
    178  1.30   xtraeme 	},
    179  1.30   xtraeme 	{ PCI_PRODUCT_NVIDIA_MCP04_SATA,
    180  1.30   xtraeme 	  0,
    181  1.31   xtraeme 	  "NVIDIA MCP04 Serial ATA Controller",
    182  1.35    bouyer 	  via_sata_chip_map_6
    183  1.30   xtraeme 	},
    184  1.30   xtraeme 	{ PCI_PRODUCT_NVIDIA_MCP04_SATA2,
    185  1.30   xtraeme 	  0,
    186  1.31   xtraeme 	  "NVIDIA MCP04 Serial ATA Controller",
    187  1.35    bouyer 	  via_sata_chip_map_6
    188  1.30   xtraeme 	},
    189  1.30   xtraeme 	{ PCI_PRODUCT_NVIDIA_MCP55_IDE,
    190  1.30   xtraeme 	  0,
    191  1.30   xtraeme 	  "NVIDIA MCP55 IDE Controller",
    192  1.30   xtraeme 	  via_chip_map
    193  1.30   xtraeme 	},
    194  1.30   xtraeme 	{ PCI_PRODUCT_NVIDIA_MCP55_SATA,
    195  1.30   xtraeme 	  0,
    196  1.31   xtraeme 	  "NVIDIA MCP55 Serial ATA Controller",
    197  1.35    bouyer 	  via_sata_chip_map_6
    198  1.30   xtraeme 	},
    199  1.30   xtraeme 	{ PCI_PRODUCT_NVIDIA_MCP55_SATA2,
    200  1.30   xtraeme 	  0,
    201  1.31   xtraeme 	  "NVIDIA MCP55 Serial ATA Controller",
    202  1.35    bouyer 	  via_sata_chip_map_6
    203  1.30   xtraeme 	},
    204  1.33   xtraeme 	{ PCI_PRODUCT_NVIDIA_MCP61_IDE,
    205  1.33   xtraeme 	  0,
    206  1.33   xtraeme 	  "NVIDIA MCP61 IDE Controller",
    207  1.33   xtraeme 	  via_chip_map
    208  1.33   xtraeme 	},
    209  1.33   xtraeme 	{ PCI_PRODUCT_NVIDIA_MCP65_IDE,
    210  1.33   xtraeme 	  0,
    211  1.33   xtraeme 	  "NVIDIA MCP65 IDE Controller",
    212  1.33   xtraeme 	  via_chip_map
    213  1.33   xtraeme 	},
    214  1.46   xtraeme 	{ PCI_PRODUCT_NVIDIA_MCP73_IDE,
    215  1.46   xtraeme 	  0,
    216  1.46   xtraeme 	  "NVIDIA MCP73 IDE Controller",
    217  1.46   xtraeme 	  via_chip_map
    218  1.46   xtraeme 	},
    219  1.46   xtraeme 	{ PCI_PRODUCT_NVIDIA_MCP77_IDE,
    220  1.46   xtraeme 	  0,
    221  1.46   xtraeme 	  "NVIDIA MCP77 IDE Controller",
    222  1.46   xtraeme 	  via_chip_map
    223  1.46   xtraeme 	},
    224  1.33   xtraeme 	{ PCI_PRODUCT_NVIDIA_MCP61_SATA,
    225  1.33   xtraeme 	  0,
    226  1.33   xtraeme 	  "NVIDIA MCP61 Serial ATA Controller",
    227  1.35    bouyer 	  via_sata_chip_map_6
    228  1.33   xtraeme 	},
    229  1.33   xtraeme 	{ PCI_PRODUCT_NVIDIA_MCP61_SATA2,
    230  1.33   xtraeme 	  0,
    231  1.33   xtraeme 	  "NVIDIA MCP61 Serial ATA Controller",
    232  1.35    bouyer 	  via_sata_chip_map_6
    233  1.33   xtraeme 	},
    234  1.33   xtraeme 	{ PCI_PRODUCT_NVIDIA_MCP61_SATA3,
    235  1.33   xtraeme 	  0,
    236  1.33   xtraeme 	  "NVIDIA MCP61 Serial ATA Controller",
    237  1.35    bouyer 	  via_sata_chip_map_6
    238  1.33   xtraeme 	},
    239  1.33   xtraeme 	{ PCI_PRODUCT_NVIDIA_MCP65_SATA,
    240  1.33   xtraeme 	  0,
    241  1.33   xtraeme 	  "NVIDIA MCP65 Serial ATA Controller",
    242  1.35    bouyer 	  via_sata_chip_map_6
    243  1.33   xtraeme 	},
    244  1.33   xtraeme 	{ PCI_PRODUCT_NVIDIA_MCP65_SATA2,
    245  1.33   xtraeme 	  0,
    246  1.33   xtraeme 	  "NVIDIA MCP65 Serial ATA Controller",
    247  1.35    bouyer 	  via_sata_chip_map_6
    248  1.33   xtraeme 	},
    249  1.33   xtraeme 	{ PCI_PRODUCT_NVIDIA_MCP65_SATA3,
    250  1.33   xtraeme 	  0,
    251  1.33   xtraeme 	  "NVIDIA MCP65 Serial ATA Controller",
    252  1.35    bouyer 	  via_sata_chip_map_6
    253  1.33   xtraeme 	},
    254  1.33   xtraeme 	{ PCI_PRODUCT_NVIDIA_MCP65_SATA4,
    255  1.33   xtraeme 	  0,
    256  1.33   xtraeme 	  "NVIDIA MCP65 Serial ATA Controller",
    257  1.35    bouyer 	  via_sata_chip_map_6
    258  1.33   xtraeme 	},
    259  1.43   xtraeme 	{ PCI_PRODUCT_NVIDIA_MCP67_IDE,
    260  1.43   xtraeme 	  0,
    261  1.43   xtraeme 	  "NVIDIA MCP67 IDE Controller",
    262  1.43   xtraeme 	  via_chip_map,
    263  1.43   xtraeme 	},
    264  1.43   xtraeme 	{ PCI_PRODUCT_NVIDIA_MCP67_SATA,
    265  1.43   xtraeme 	  0,
    266  1.43   xtraeme 	  "NVIDIA MCP67 Serial ATA Controller",
    267  1.43   xtraeme 	  via_sata_chip_map_6,
    268  1.43   xtraeme 	},
    269  1.43   xtraeme 	{ PCI_PRODUCT_NVIDIA_MCP67_SATA2,
    270  1.43   xtraeme 	  0,
    271  1.43   xtraeme 	  "NVIDIA MCP67 Serial ATA Controller",
    272  1.43   xtraeme 	  via_sata_chip_map_6,
    273  1.43   xtraeme 	},
    274  1.43   xtraeme 	{ PCI_PRODUCT_NVIDIA_MCP67_SATA3,
    275  1.43   xtraeme 	  0,
    276  1.43   xtraeme 	  "NVIDIA MCP67 Serial ATA Controller",
    277  1.43   xtraeme 	  via_sata_chip_map_6,
    278  1.43   xtraeme 	},
    279  1.43   xtraeme 	{ PCI_PRODUCT_NVIDIA_MCP67_SATA4,
    280  1.43   xtraeme 	  0,
    281  1.43   xtraeme 	  "NVIDIA MCP67 Serial ATA Controller",
    282  1.43   xtraeme 	  via_sata_chip_map_6,
    283  1.43   xtraeme 	},
    284   1.1    bouyer 	{ 0,
    285   1.1    bouyer 	  0,
    286   1.1    bouyer 	  NULL,
    287   1.1    bouyer 	  NULL
    288   1.1    bouyer 	}
    289   1.1    bouyer };
    290   1.1    bouyer 
    291   1.2   thorpej static const struct pciide_product_desc pciide_via_products[] =  {
    292   1.1    bouyer 	{ PCI_PRODUCT_VIATECH_VT82C586_IDE,
    293   1.1    bouyer 	  0,
    294   1.1    bouyer 	  NULL,
    295   1.1    bouyer 	  via_chip_map,
    296   1.1    bouyer 	 },
    297   1.1    bouyer 	{ PCI_PRODUCT_VIATECH_VT82C586A_IDE,
    298   1.1    bouyer 	  0,
    299   1.1    bouyer 	  NULL,
    300   1.1    bouyer 	  via_chip_map,
    301   1.1    bouyer 	},
    302  1.42   xtraeme 	{ PCI_PRODUCT_VIATECH_CX700_IDE,
    303  1.42   xtraeme 	  0,
    304  1.44   xtraeme 	  NULL,
    305  1.89  jdolecek 	  via_sata_chip_map_new,
    306  1.42   xtraeme 	},
    307  1.57     rmind 	{ PCI_PRODUCT_VIATECH_CX700M2_IDE,
    308  1.57     rmind 	  0,
    309  1.57     rmind 	  NULL,
    310  1.57     rmind 	  via_chip_map,
    311  1.57     rmind 	},
    312  1.78   tsutsui 	{ PCI_PRODUCT_VIATECH_VX900_IDE,
    313  1.78   tsutsui 	  0,
    314  1.78   tsutsui 	  NULL,
    315  1.78   tsutsui 	  via_chip_map,
    316  1.78   tsutsui 	},
    317  1.77       phx 	{ PCI_PRODUCT_VIATECH_VT6410_RAID,
    318  1.77       phx 	  0,
    319  1.77       phx 	  NULL,
    320  1.77       phx 	  via_chip_map,
    321  1.77       phx 	},
    322  1.23       abs 	{ PCI_PRODUCT_VIATECH_VT6421_RAID,
    323  1.22       abs 	  0,
    324  1.76  jakllsch 	  "VIA Technologies VT6421 Serial ATA RAID Controller",
    325  1.35    bouyer 	  via_sata_chip_map_new,
    326  1.22       abs 	},
    327   1.1    bouyer 	{ PCI_PRODUCT_VIATECH_VT8237_SATA,
    328   1.6   mycroft 	  0,
    329   1.1    bouyer 	  "VIA Technologies VT8237 SATA Controller",
    330  1.35    bouyer 	  via_sata_chip_map_7,
    331  1.35    bouyer 	},
    332  1.35    bouyer 	{ PCI_PRODUCT_VIATECH_VT8237A_SATA,
    333  1.35    bouyer 	  0,
    334  1.35    bouyer 	  "VIA Technologies VT8237A SATA Controller",
    335  1.41   garbled 	  via_sata_chip_map_7,
    336   1.1    bouyer 	},
    337  1.60  jmcneill 	{ PCI_PRODUCT_VIATECH_VT8237A_SATA_2,
    338  1.60  jmcneill 	  0,
    339  1.60  jmcneill 	  "VIA Technologies VT8237A (5337) SATA Controller",
    340  1.60  jmcneill 	  via_sata_chip_map_7,
    341  1.60  jmcneill 	},
    342  1.29   xtraeme 	{ PCI_PRODUCT_VIATECH_VT8237R_SATA,
    343  1.29   xtraeme 	  0,
    344  1.29   xtraeme 	  "VIA Technologies VT8237R SATA Controller",
    345  1.63  jakllsch 	  via_sata_chip_map_7,
    346  1.29   xtraeme 	},
    347  1.58    nonaka 	{ PCI_PRODUCT_VIATECH_VT8237S_SATA,
    348  1.58    nonaka 	  0,
    349  1.58    nonaka 	  "VIA Technologies VT8237S SATA Controller",
    350  1.58    nonaka 	  via_sata_chip_map_7,
    351  1.58    nonaka 	},
    352  1.88  jdolecek 	{ PCI_PRODUCT_VIATECH_VT8237S_SATA_RAID,
    353  1.88  jdolecek 	  0,
    354  1.88  jdolecek 	  "VIA Technologies VT8237S SATA Controller (RAID mode)",
    355  1.88  jdolecek 	  via_sata_chip_map_7,
    356  1.88  jdolecek 	},
    357   1.1    bouyer 	{ 0,
    358   1.1    bouyer 	  0,
    359   1.1    bouyer 	  NULL,
    360   1.1    bouyer 	  NULL
    361   1.1    bouyer 	}
    362   1.1    bouyer };
    363   1.1    bouyer 
    364   1.4     enami static const struct pciide_product_desc *
    365   1.4     enami viaide_lookup(pcireg_t id)
    366   1.4     enami {
    367   1.4     enami 
    368   1.4     enami 	switch (PCI_VENDOR(id)) {
    369   1.4     enami 	case PCI_VENDOR_VIATECH:
    370   1.4     enami 		return (pciide_lookup_product(id, pciide_via_products));
    371   1.4     enami 
    372   1.4     enami 	case PCI_VENDOR_AMD:
    373   1.4     enami 		return (pciide_lookup_product(id, pciide_amd_products));
    374   1.4     enami 
    375   1.4     enami 	case PCI_VENDOR_NVIDIA:
    376   1.4     enami 		return (pciide_lookup_product(id, pciide_nvidia_products));
    377   1.4     enami 	}
    378   1.4     enami 	return (NULL);
    379   1.4     enami }
    380   1.4     enami 
    381   1.2   thorpej static int
    382  1.53      cube viaide_match(device_t parent, cfdata_t match, void *aux)
    383   1.1    bouyer {
    384  1.76  jakllsch 	const struct pci_attach_args *pa = aux;
    385   1.1    bouyer 
    386   1.4     enami 	if (viaide_lookup(pa->pa_id) != NULL)
    387   1.4     enami 		return (2);
    388   1.1    bouyer 	return (0);
    389   1.1    bouyer }
    390   1.1    bouyer 
    391   1.2   thorpej static void
    392  1.53      cube viaide_attach(device_t parent, device_t self, void *aux)
    393   1.1    bouyer {
    394  1.76  jakllsch 	const struct pci_attach_args *pa = aux;
    395  1.53      cube 	struct pciide_softc *sc = device_private(self);
    396   1.4     enami 	const struct pciide_product_desc *pp;
    397   1.1    bouyer 
    398  1.53      cube 	sc->sc_wdcdev.sc_atac.atac_dev = self;
    399  1.53      cube 
    400   1.4     enami 	pp = viaide_lookup(pa->pa_id);
    401   1.1    bouyer 	if (pp == NULL)
    402   1.1    bouyer 		panic("viaide_attach");
    403   1.1    bouyer 	pciide_common_attach(sc, pa, pp);
    404  1.51     joerg 
    405  1.51     joerg 	if (!pmf_device_register(self, viaide_suspend, viaide_resume))
    406  1.51     joerg 		aprint_error_dev(self, "couldn't establish power handler\n");
    407   1.1    bouyer }
    408   1.1    bouyer 
    409   1.5      fvdl static int
    410  1.72    dyoung via_pcib_match(const struct pci_attach_args *pa)
    411   1.5      fvdl {
    412   1.5      fvdl 	if (PCI_CLASS(pa->pa_class) == PCI_CLASS_BRIDGE &&
    413   1.5      fvdl 	    PCI_SUBCLASS(pa->pa_class) == PCI_SUBCLASS_BRIDGE_ISA &&
    414   1.5      fvdl 	    PCI_VENDOR(pa->pa_id) == PCI_VENDOR_VIATECH)
    415   1.5      fvdl 		return (1);
    416   1.5      fvdl 	return 0;
    417   1.5      fvdl }
    418   1.5      fvdl 
    419  1.51     joerg static bool
    420  1.68    dyoung viaide_suspend(device_t dv, const pmf_qual_t *qual)
    421  1.51     joerg {
    422  1.51     joerg 	struct pciide_softc *sc = device_private(dv);
    423  1.51     joerg 
    424  1.51     joerg 	sc->sc_pm_reg[0] = pci_conf_read(sc->sc_pc, sc->sc_tag, APO_IDECONF(sc));
    425  1.51     joerg 	/* APO_DATATIM(sc) includes APO_UDMA(sc) */
    426  1.51     joerg 	sc->sc_pm_reg[1] = pci_conf_read(sc->sc_pc, sc->sc_tag, APO_DATATIM(sc));
    427  1.51     joerg 	/* This two are VIA-only, but should be ignored by other devices. */
    428  1.51     joerg 	sc->sc_pm_reg[2] = pci_conf_read(sc->sc_pc, sc->sc_tag, APO_CTLMISC(sc));
    429  1.51     joerg 	sc->sc_pm_reg[3] = pci_conf_read(sc->sc_pc, sc->sc_tag, APO_MISCTIM(sc));
    430  1.51     joerg 
    431  1.51     joerg 	return true;
    432  1.51     joerg }
    433  1.51     joerg 
    434  1.51     joerg static bool
    435  1.68    dyoung viaide_resume(device_t dv, const pmf_qual_t *qual)
    436  1.51     joerg {
    437  1.51     joerg 	struct pciide_softc *sc = device_private(dv);
    438  1.51     joerg 
    439  1.51     joerg 	pci_conf_write(sc->sc_pc, sc->sc_tag, APO_IDECONF(sc),
    440  1.51     joerg 	    sc->sc_pm_reg[0]);
    441  1.51     joerg 	pci_conf_write(sc->sc_pc, sc->sc_tag, APO_DATATIM(sc),
    442  1.51     joerg 	    sc->sc_pm_reg[1]);
    443  1.51     joerg 	/* This two are VIA-only, but should be ignored by other devices. */
    444  1.51     joerg 	pci_conf_write(sc->sc_pc, sc->sc_tag, APO_CTLMISC(sc),
    445  1.51     joerg 	    sc->sc_pm_reg[2]);
    446  1.51     joerg 	pci_conf_write(sc->sc_pc, sc->sc_tag, APO_MISCTIM(sc),
    447  1.51     joerg 	    sc->sc_pm_reg[3]);
    448  1.51     joerg 
    449  1.51     joerg 	return true;
    450  1.51     joerg }
    451  1.51     joerg 
    452   1.2   thorpej static void
    453  1.72    dyoung via_chip_map(struct pciide_softc *sc, const struct pci_attach_args *pa)
    454   1.1    bouyer {
    455   1.1    bouyer 	struct pciide_channel *cp;
    456   1.1    bouyer 	pcireg_t interface = PCI_INTERFACE(pa->pa_class);
    457   1.1    bouyer 	pcireg_t vendor = PCI_VENDOR(pa->pa_id);
    458   1.1    bouyer 	int channel;
    459   1.1    bouyer 	u_int32_t ideconf;
    460   1.1    bouyer 	pcireg_t pcib_id, pcib_class;
    461   1.5      fvdl 	struct pci_attach_args pcib_pa;
    462   1.1    bouyer 
    463   1.1    bouyer 	if (pciide_chipen(sc, pa) == 0)
    464   1.1    bouyer 		return;
    465   1.1    bouyer 
    466   1.3     enami 	switch (vendor) {
    467   1.1    bouyer 	case PCI_VENDOR_VIATECH:
    468  1.77       phx 		switch (PCI_PRODUCT(pa->pa_id)) {
    469  1.77       phx 		case PCI_PRODUCT_VIATECH_VT6410_RAID:
    470  1.77       phx 			aprint_normal_dev(sc->sc_wdcdev.sc_atac.atac_dev,
    471  1.77       phx 			    "VIA Technologies VT6410 IDE controller\n");
    472  1.77       phx 			sc->sc_wdcdev.sc_atac.atac_udma_cap = 6;
    473  1.77       phx 			interface = PCIIDE_INTERFACE_BUS_MASTER_DMA |
    474  1.77       phx 			    PCIIDE_INTERFACE_PCI(0) | PCIIDE_INTERFACE_PCI(1);
    475   1.1    bouyer 			break;
    476  1.78   tsutsui 		case PCI_PRODUCT_VIATECH_VX900_IDE:
    477  1.78   tsutsui 			aprint_normal_dev(sc->sc_wdcdev.sc_atac.atac_dev,
    478  1.78   tsutsui 			    "VIA Technologies VX900 ATA133 controller\n");
    479  1.78   tsutsui 			sc->sc_wdcdev.sc_atac.atac_udma_cap = 6;
    480  1.78   tsutsui 			break;
    481  1.77       phx 		default:
    482  1.77       phx 			/*
    483  1.77       phx 			 * get a PCI tag for the ISA bridge.
    484  1.77       phx 			 */
    485  1.77       phx 			if (pci_find_device(&pcib_pa, via_pcib_match) == 0)
    486  1.77       phx 				goto unknown;
    487  1.77       phx 			pcib_id = pcib_pa.pa_id;
    488  1.77       phx 			pcib_class = pcib_pa.pa_class;
    489  1.77       phx 			aprint_normal_dev(sc->sc_wdcdev.sc_atac.atac_dev,
    490  1.77       phx 			    "VIA Technologies ");
    491  1.77       phx 			switch (PCI_PRODUCT(pcib_id)) {
    492  1.77       phx 			case PCI_PRODUCT_VIATECH_VT82C586_ISA:
    493  1.77       phx 				aprint_normal("VT82C586 (Apollo VP) ");
    494  1.77       phx 				if(PCI_REVISION(pcib_class) >= 0x02) {
    495  1.77       phx 					aprint_normal("ATA33 controller\n");
    496  1.77       phx 					sc->sc_wdcdev.sc_atac.atac_udma_cap = 2;
    497  1.77       phx 				} else {
    498  1.77       phx 					aprint_normal("controller\n");
    499  1.77       phx 					sc->sc_wdcdev.sc_atac.atac_udma_cap = 0;
    500  1.77       phx 				}
    501  1.77       phx 				break;
    502  1.77       phx 			case PCI_PRODUCT_VIATECH_VT82C596A:
    503  1.77       phx 				aprint_normal("VT82C596A (Apollo Pro) ");
    504  1.77       phx 				if (PCI_REVISION(pcib_class) >= 0x12) {
    505  1.77       phx 					aprint_normal("ATA66 controller\n");
    506  1.77       phx 					sc->sc_wdcdev.sc_atac.atac_udma_cap = 4;
    507  1.77       phx 				} else {
    508  1.77       phx 					aprint_normal("ATA33 controller\n");
    509  1.77       phx 					sc->sc_wdcdev.sc_atac.atac_udma_cap = 2;
    510  1.77       phx 				}
    511  1.77       phx 				break;
    512  1.77       phx 			case PCI_PRODUCT_VIATECH_VT82C686A_ISA:
    513  1.77       phx 				aprint_normal("VT82C686A (Apollo KX133) ");
    514  1.77       phx 				if (PCI_REVISION(pcib_class) >= 0x40) {
    515  1.77       phx 					aprint_normal("ATA100 controller\n");
    516  1.77       phx 					sc->sc_wdcdev.sc_atac.atac_udma_cap = 5;
    517  1.77       phx 				} else {
    518  1.77       phx 					aprint_normal("ATA66 controller\n");
    519  1.77       phx 					sc->sc_wdcdev.sc_atac.atac_udma_cap = 4;
    520  1.77       phx 				}
    521  1.77       phx 				break;
    522  1.77       phx 			case PCI_PRODUCT_VIATECH_VT8231:
    523  1.77       phx 				aprint_normal("VT8231 ATA100 controller\n");
    524  1.77       phx 				sc->sc_wdcdev.sc_atac.atac_udma_cap = 5;
    525  1.77       phx 				break;
    526  1.77       phx 			case PCI_PRODUCT_VIATECH_VT8233:
    527  1.77       phx 				aprint_normal("VT8233 ATA100 controller\n");
    528  1.17   thorpej 				sc->sc_wdcdev.sc_atac.atac_udma_cap = 5;
    529  1.77       phx 				break;
    530  1.77       phx 			case PCI_PRODUCT_VIATECH_VT8233A:
    531  1.77       phx 				aprint_normal("VT8233A ATA133 controller\n");
    532  1.77       phx 				sc->sc_wdcdev.sc_atac.atac_udma_cap = 6;
    533  1.77       phx 				break;
    534  1.77       phx 			case PCI_PRODUCT_VIATECH_VT8235:
    535  1.77       phx 				aprint_normal("VT8235 ATA133 controller\n");
    536  1.77       phx 				sc->sc_wdcdev.sc_atac.atac_udma_cap = 6;
    537  1.77       phx 				break;
    538  1.77       phx 			case PCI_PRODUCT_VIATECH_VT8237:
    539  1.77       phx 				aprint_normal("VT8237 ATA133 controller\n");
    540  1.77       phx 				sc->sc_wdcdev.sc_atac.atac_udma_cap = 6;
    541  1.77       phx 				break;
    542  1.77       phx 			case PCI_PRODUCT_VIATECH_VT8237A_ISA:
    543  1.77       phx 				aprint_normal("VT8237A ATA133 controller\n");
    544  1.77       phx 				sc->sc_wdcdev.sc_atac.atac_udma_cap = 6;
    545  1.77       phx 				break;
    546  1.77       phx 			case PCI_PRODUCT_VIATECH_CX700:
    547  1.77       phx 				aprint_normal("CX700 ATA133 controller\n");
    548  1.77       phx 				sc->sc_wdcdev.sc_atac.atac_udma_cap = 6;
    549  1.77       phx 				break;
    550  1.77       phx 			case PCI_PRODUCT_VIATECH_VT8251:
    551  1.77       phx 				aprint_normal("VT8251 ATA133 controller\n");
    552  1.77       phx 				sc->sc_wdcdev.sc_atac.atac_udma_cap = 6;
    553  1.77       phx 				break;
    554  1.88  jdolecek 			case PCI_PRODUCT_VIATECH_VX800:
    555  1.88  jdolecek 				aprint_normal("VT800 ATA133 controller\n");
    556  1.88  jdolecek 				sc->sc_wdcdev.sc_atac.atac_udma_cap = 6;
    557  1.88  jdolecek 				break;
    558  1.88  jdolecek 			case PCI_PRODUCT_VIATECH_VX855:
    559  1.88  jdolecek 				aprint_normal("VT855 ATA133 controller\n");
    560  1.88  jdolecek 				sc->sc_wdcdev.sc_atac.atac_udma_cap = 6;
    561  1.88  jdolecek 				break;
    562  1.77       phx 			default:
    563  1.77       phx 		unknown:
    564  1.77       phx 				aprint_normal("unknown VIA ATA controller\n");
    565  1.77       phx 				sc->sc_wdcdev.sc_atac.atac_udma_cap = 0;
    566   1.1    bouyer 			}
    567   1.1    bouyer 			break;
    568   1.1    bouyer 		}
    569   1.1    bouyer 		sc->sc_apo_regbase = APO_VIA_REGBASE;
    570   1.1    bouyer 		break;
    571   1.1    bouyer 	case PCI_VENDOR_AMD:
    572   1.1    bouyer 		switch (sc->sc_pp->ide_product) {
    573  1.11    bouyer 		case PCI_PRODUCT_AMD_PBC8111_IDE:
    574  1.17   thorpej 			sc->sc_wdcdev.sc_atac.atac_udma_cap = 6;
    575  1.11    bouyer 			break;
    576  1.45   xtraeme 		case PCI_PRODUCT_AMD_CS5536_IDE:
    577   1.1    bouyer 		case PCI_PRODUCT_AMD_PBC766_IDE:
    578   1.1    bouyer 		case PCI_PRODUCT_AMD_PBC768_IDE:
    579  1.17   thorpej 			sc->sc_wdcdev.sc_atac.atac_udma_cap = 5;
    580   1.1    bouyer 			break;
    581   1.1    bouyer 		default:
    582  1.17   thorpej 			sc->sc_wdcdev.sc_atac.atac_udma_cap = 4;
    583   1.1    bouyer 		}
    584   1.1    bouyer 		sc->sc_apo_regbase = APO_AMD_REGBASE;
    585   1.1    bouyer 		break;
    586   1.1    bouyer 	case PCI_VENDOR_NVIDIA:
    587   1.1    bouyer 		switch (sc->sc_pp->ide_product) {
    588   1.1    bouyer 		case PCI_PRODUCT_NVIDIA_NFORCE_ATA100:
    589  1.17   thorpej 			sc->sc_wdcdev.sc_atac.atac_udma_cap = 5;
    590   1.1    bouyer 			break;
    591   1.1    bouyer 		case PCI_PRODUCT_NVIDIA_NFORCE2_ATA133:
    592  1.20  jdolecek 		case PCI_PRODUCT_NVIDIA_NFORCE2_400_ATA133:
    593   1.5      fvdl 		case PCI_PRODUCT_NVIDIA_NFORCE3_ATA133:
    594  1.19   xtraeme 		case PCI_PRODUCT_NVIDIA_NFORCE3_250_ATA133:
    595  1.21      kent 		case PCI_PRODUCT_NVIDIA_NFORCE4_ATA133:
    596  1.28   xtraeme 		case PCI_PRODUCT_NVIDIA_NFORCE430_ATA133:
    597  1.30   xtraeme 		case PCI_PRODUCT_NVIDIA_MCP04_IDE:
    598  1.30   xtraeme 		case PCI_PRODUCT_NVIDIA_MCP55_IDE:
    599  1.33   xtraeme 		case PCI_PRODUCT_NVIDIA_MCP61_IDE:
    600  1.33   xtraeme 		case PCI_PRODUCT_NVIDIA_MCP65_IDE:
    601  1.43   xtraeme 		case PCI_PRODUCT_NVIDIA_MCP67_IDE:
    602  1.47   xtraeme 		case PCI_PRODUCT_NVIDIA_MCP73_IDE:
    603  1.47   xtraeme 		case PCI_PRODUCT_NVIDIA_MCP77_IDE:
    604  1.17   thorpej 			sc->sc_wdcdev.sc_atac.atac_udma_cap = 6;
    605   1.1    bouyer 			break;
    606   1.1    bouyer 		}
    607   1.1    bouyer 		sc->sc_apo_regbase = APO_NVIDIA_REGBASE;
    608   1.1    bouyer 		break;
    609   1.1    bouyer 	default:
    610   1.1    bouyer 		panic("via_chip_map: unknown vendor");
    611   1.1    bouyer 	}
    612   1.3     enami 
    613  1.53      cube 	aprint_verbose_dev(sc->sc_wdcdev.sc_atac.atac_dev,
    614  1.53      cube 	    "bus-master DMA support present");
    615   1.1    bouyer 	pciide_mapreg_dma(sc, pa);
    616  1.39        ad 	aprint_verbose("\n");
    617  1.17   thorpej 	sc->sc_wdcdev.sc_atac.atac_cap = ATAC_CAP_DATA16 | ATAC_CAP_DATA32;
    618   1.1    bouyer 	if (sc->sc_dma_ok) {
    619  1.17   thorpej 		sc->sc_wdcdev.sc_atac.atac_cap |= ATAC_CAP_DMA;
    620   1.1    bouyer 		sc->sc_wdcdev.irqack = pciide_irqack;
    621  1.17   thorpej 		if (sc->sc_wdcdev.sc_atac.atac_udma_cap > 0)
    622  1.17   thorpej 			sc->sc_wdcdev.sc_atac.atac_cap |= ATAC_CAP_UDMA;
    623   1.1    bouyer 	}
    624  1.17   thorpej 	sc->sc_wdcdev.sc_atac.atac_pio_cap = 4;
    625  1.17   thorpej 	sc->sc_wdcdev.sc_atac.atac_dma_cap = 2;
    626  1.17   thorpej 	sc->sc_wdcdev.sc_atac.atac_set_modes = via_setup_channel;
    627  1.17   thorpej 	sc->sc_wdcdev.sc_atac.atac_channels = sc->wdc_chanarray;
    628  1.17   thorpej 	sc->sc_wdcdev.sc_atac.atac_nchannels = PCIIDE_NUM_CHANNELS;
    629  1.83    bouyer 	sc->sc_wdcdev.wdc_maxdrives = 2;
    630   1.1    bouyer 
    631  1.41   garbled 	if (PCI_CLASS(pa->pa_class) == PCI_CLASS_MASS_STORAGE &&
    632  1.41   garbled 	    PCI_SUBCLASS(pa->pa_class) == PCI_SUBCLASS_MASS_STORAGE_RAID)
    633  1.41   garbled 		sc->sc_wdcdev.sc_atac.atac_cap |= ATAC_CAP_RAID;
    634  1.41   garbled 
    635  1.15   thorpej 	wdc_allocate_regs(&sc->sc_wdcdev);
    636  1.15   thorpej 
    637  1.14   thorpej 	ATADEBUG_PRINT(("via_chip_map: old APO_IDECONF=0x%x, "
    638   1.1    bouyer 	    "APO_CTLMISC=0x%x, APO_DATATIM=0x%x, APO_UDMA=0x%x\n",
    639   1.1    bouyer 	    pci_conf_read(sc->sc_pc, sc->sc_tag, APO_IDECONF(sc)),
    640   1.1    bouyer 	    pci_conf_read(sc->sc_pc, sc->sc_tag, APO_CTLMISC(sc)),
    641   1.1    bouyer 	    pci_conf_read(sc->sc_pc, sc->sc_tag, APO_DATATIM(sc)),
    642   1.1    bouyer 	    pci_conf_read(sc->sc_pc, sc->sc_tag, APO_UDMA(sc))),
    643   1.1    bouyer 	    DEBUG_PROBE);
    644   1.1    bouyer 
    645   1.1    bouyer 	ideconf = pci_conf_read(sc->sc_pc, sc->sc_tag, APO_IDECONF(sc));
    646  1.17   thorpej 	for (channel = 0; channel < sc->sc_wdcdev.sc_atac.atac_nchannels;
    647  1.17   thorpej 	     channel++) {
    648   1.1    bouyer 		cp = &sc->pciide_channels[channel];
    649   1.1    bouyer 		if (pciide_chansetup(sc, channel, interface) == 0)
    650   1.1    bouyer 			continue;
    651   1.1    bouyer 
    652   1.1    bouyer 		if ((ideconf & APO_IDECONF_EN(channel)) == 0) {
    653  1.53      cube 			aprint_normal_dev(sc->sc_wdcdev.sc_atac.atac_dev,
    654  1.53      cube 			    "%s channel ignored (disabled)\n", cp->name);
    655  1.15   thorpej 			cp->ata_channel.ch_flags |= ATACH_DISABLED;
    656   1.1    bouyer 			continue;
    657   1.1    bouyer 		}
    658  1.70  jakllsch 		via_mapchan(pa, cp, interface, pciide_pci_intr);
    659   1.1    bouyer 	}
    660   1.1    bouyer }
    661   1.1    bouyer 
    662   1.2   thorpej static void
    663  1.72    dyoung via_mapchan(const struct pci_attach_args *pa,	struct pciide_channel *cp,
    664  1.70  jakllsch     pcireg_t interface, int (*pci_intr)(void *))
    665  1.50       phx {
    666  1.50       phx 	struct ata_channel *wdc_cp;
    667  1.50       phx 	struct pciide_softc *sc;
    668  1.50       phx 	prop_bool_t compat_nat_enable;
    669  1.50       phx 
    670  1.50       phx 	wdc_cp = &cp->ata_channel;
    671  1.50       phx 	sc = CHAN_TO_PCIIDE(&cp->ata_channel);
    672  1.50       phx 	compat_nat_enable = prop_dictionary_get(
    673  1.53      cube 	    device_properties(sc->sc_wdcdev.sc_atac.atac_dev),
    674  1.53      cube 	      "use-compat-native-irq");
    675  1.50       phx 
    676  1.50       phx 	if (interface & PCIIDE_INTERFACE_PCI(wdc_cp->ch_channel)) {
    677  1.50       phx 		/* native mode with irq 14/15 requested? */
    678  1.50       phx 		if (compat_nat_enable != NULL &&
    679  1.50       phx 		    prop_bool_true(compat_nat_enable))
    680  1.70  jakllsch 			via_mapregs_compat_native(pa, cp);
    681  1.50       phx 		else
    682  1.70  jakllsch 			pciide_mapregs_native(pa, cp, pci_intr);
    683  1.50       phx 	} else {
    684  1.70  jakllsch 		pciide_mapregs_compat(pa, cp, wdc_cp->ch_channel);
    685  1.50       phx 		if ((cp->ata_channel.ch_flags & ATACH_DISABLED) == 0)
    686  1.50       phx 			pciide_map_compat_intr(pa, cp, wdc_cp->ch_channel);
    687  1.50       phx 	}
    688  1.50       phx 	wdcattach(wdc_cp);
    689  1.50       phx }
    690  1.50       phx 
    691  1.50       phx /*
    692  1.50       phx  * At least under certain (mis)configurations (e.g. on the "Pegasos" board)
    693  1.50       phx  * the VT8231-IDE's native mode only works with irq 14/15, and cannot be
    694  1.50       phx  * programmed to use a single native PCI irq alone. So we install an interrupt
    695  1.50       phx  * handler for each channel, as in compatibility mode.
    696  1.50       phx  */
    697  1.50       phx static void
    698  1.72    dyoung via_mapregs_compat_native(const struct pci_attach_args *pa,
    699  1.70  jakllsch     struct pciide_channel *cp)
    700  1.50       phx {
    701  1.50       phx 	struct ata_channel *wdc_cp;
    702  1.50       phx 	struct pciide_softc *sc;
    703  1.50       phx 
    704  1.50       phx 	wdc_cp = &cp->ata_channel;
    705  1.50       phx 	sc = CHAN_TO_PCIIDE(&cp->ata_channel);
    706  1.50       phx 
    707  1.50       phx 	/* XXX prevent pciide_mapregs_native from installing a handler */
    708  1.50       phx 	if (sc->sc_pci_ih == NULL)
    709  1.50       phx 		sc->sc_pci_ih = (void *)~0;
    710  1.70  jakllsch 	pciide_mapregs_native(pa, cp, NULL);
    711  1.50       phx 
    712  1.50       phx 	/* interrupts are fixed to 14/15, as in compatibility mode */
    713  1.55       phx 	cp->compat = 1;
    714  1.50       phx 	if ((wdc_cp->ch_flags & ATACH_DISABLED) == 0) {
    715  1.50       phx #ifdef __HAVE_PCIIDE_MACHDEP_COMPAT_INTR_ESTABLISH
    716  1.50       phx 		cp->ih = pciide_machdep_compat_intr_establish(
    717  1.53      cube 		    sc->sc_wdcdev.sc_atac.atac_dev, pa, wdc_cp->ch_channel,
    718  1.55       phx 		    pciide_compat_intr, cp);
    719  1.50       phx 		if (cp->ih == NULL) {
    720  1.50       phx #endif
    721  1.53      cube 			aprint_error_dev(sc->sc_wdcdev.sc_atac.atac_dev,
    722  1.53      cube 			    "no compatibility interrupt for "
    723  1.53      cube 			    "use by %s channel\n", cp->name);
    724  1.50       phx 			wdc_cp->ch_flags |= ATACH_DISABLED;
    725  1.50       phx #ifdef __HAVE_PCIIDE_MACHDEP_COMPAT_INTR_ESTABLISH
    726  1.50       phx 		}
    727  1.50       phx 		sc->sc_pci_ih = cp->ih;  /* XXX */
    728  1.50       phx #endif
    729  1.50       phx 	}
    730  1.50       phx }
    731  1.50       phx 
    732  1.50       phx static void
    733  1.15   thorpej via_setup_channel(struct ata_channel *chp)
    734   1.1    bouyer {
    735   1.1    bouyer 	u_int32_t udmatim_reg, datatim_reg;
    736   1.1    bouyer 	u_int8_t idedma_ctl;
    737  1.18   thorpej 	int mode, drive, s;
    738   1.1    bouyer 	struct ata_drive_datas *drvp;
    739  1.17   thorpej 	struct atac_softc *atac = chp->ch_atac;
    740  1.16   thorpej 	struct pciide_channel *cp = CHAN_TO_PCHAN(chp);
    741  1.16   thorpej 	struct pciide_softc *sc = CHAN_TO_PCIIDE(chp);
    742   1.1    bouyer #ifndef PCIIDE_AMD756_ENABLEDMA
    743   1.1    bouyer 	int rev = PCI_REVISION(
    744   1.1    bouyer 	    pci_conf_read(sc->sc_pc, sc->sc_tag, PCI_CLASS_REG));
    745   1.1    bouyer #endif
    746   1.1    bouyer 
    747   1.1    bouyer 	idedma_ctl = 0;
    748   1.1    bouyer 	datatim_reg = pci_conf_read(sc->sc_pc, sc->sc_tag, APO_DATATIM(sc));
    749   1.1    bouyer 	udmatim_reg = pci_conf_read(sc->sc_pc, sc->sc_tag, APO_UDMA(sc));
    750   1.9   thorpej 	datatim_reg &= ~APO_DATATIM_MASK(chp->ch_channel);
    751   1.9   thorpej 	udmatim_reg &= ~APO_UDMA_MASK(chp->ch_channel);
    752   1.1    bouyer 
    753   1.1    bouyer 	/* setup DMA if needed */
    754   1.1    bouyer 	pciide_channel_dma_setup(cp);
    755   1.1    bouyer 
    756   1.1    bouyer 	for (drive = 0; drive < 2; drive++) {
    757   1.1    bouyer 		drvp = &chp->ch_drive[drive];
    758   1.1    bouyer 		/* If no drive, skip */
    759  1.83    bouyer 		if (drvp->drive_type == ATA_DRIVET_NONE)
    760   1.1    bouyer 			continue;
    761   1.1    bouyer 		/* add timing values, setup DMA if needed */
    762  1.83    bouyer 		if (((drvp->drive_flags & ATA_DRIVE_DMA) == 0 &&
    763  1.83    bouyer 		    (drvp->drive_flags & ATA_DRIVE_UDMA) == 0)) {
    764   1.1    bouyer 			mode = drvp->PIO_mode;
    765   1.1    bouyer 			goto pio;
    766   1.1    bouyer 		}
    767  1.17   thorpej 		if ((atac->atac_cap & ATAC_CAP_UDMA) &&
    768  1.83    bouyer 		    (drvp->drive_flags & ATA_DRIVE_UDMA)) {
    769   1.1    bouyer 			/* use Ultra/DMA */
    770  1.18   thorpej 			s = splbio();
    771  1.83    bouyer 			drvp->drive_flags &= ~ATA_DRIVE_DMA;
    772  1.18   thorpej 			splx(s);
    773   1.9   thorpej 			udmatim_reg |= APO_UDMA_EN(chp->ch_channel, drive) |
    774   1.9   thorpej 			    APO_UDMA_EN_MTH(chp->ch_channel, drive);
    775   1.3     enami 			switch (PCI_VENDOR(sc->sc_pci_id)) {
    776   1.1    bouyer 			case PCI_VENDOR_VIATECH:
    777  1.17   thorpej 				if (sc->sc_wdcdev.sc_atac.atac_udma_cap == 6) {
    778   1.1    bouyer 					/* 8233a */
    779   1.1    bouyer 					udmatim_reg |= APO_UDMA_TIME(
    780   1.9   thorpej 					    chp->ch_channel,
    781   1.1    bouyer 					    drive,
    782   1.1    bouyer 					    via_udma133_tim[drvp->UDMA_mode]);
    783  1.17   thorpej 				} else if (sc->sc_wdcdev.sc_atac.atac_udma_cap == 5) {
    784   1.1    bouyer 					/* 686b */
    785   1.1    bouyer 					udmatim_reg |= APO_UDMA_TIME(
    786   1.9   thorpej 					    chp->ch_channel,
    787   1.1    bouyer 					    drive,
    788   1.1    bouyer 					    via_udma100_tim[drvp->UDMA_mode]);
    789  1.17   thorpej 				} else if (sc->sc_wdcdev.sc_atac.atac_udma_cap == 4) {
    790   1.1    bouyer 					/* 596b or 686a */
    791   1.1    bouyer 					udmatim_reg |= APO_UDMA_CLK66(
    792   1.9   thorpej 					    chp->ch_channel);
    793   1.1    bouyer 					udmatim_reg |= APO_UDMA_TIME(
    794   1.9   thorpej 					    chp->ch_channel,
    795   1.1    bouyer 					    drive,
    796   1.1    bouyer 					    via_udma66_tim[drvp->UDMA_mode]);
    797   1.1    bouyer 				} else {
    798   1.1    bouyer 					/* 596a or 586b */
    799   1.1    bouyer 					udmatim_reg |= APO_UDMA_TIME(
    800   1.9   thorpej 					    chp->ch_channel,
    801   1.1    bouyer 					    drive,
    802   1.1    bouyer 					    via_udma33_tim[drvp->UDMA_mode]);
    803   1.1    bouyer 				}
    804   1.1    bouyer 				break;
    805   1.1    bouyer 			case PCI_VENDOR_AMD:
    806   1.1    bouyer 			case PCI_VENDOR_NVIDIA:
    807   1.9   thorpej 				udmatim_reg |= APO_UDMA_TIME(chp->ch_channel,
    808   1.1    bouyer 				    drive, amd7x6_udma_tim[drvp->UDMA_mode]);
    809   1.1    bouyer 				 break;
    810   1.1    bouyer 			}
    811   1.1    bouyer 			/* can use PIO timings, MW DMA unused */
    812   1.1    bouyer 			mode = drvp->PIO_mode;
    813   1.1    bouyer 		} else {
    814   1.1    bouyer 			/* use Multiword DMA, but only if revision is OK */
    815  1.18   thorpej 			s = splbio();
    816  1.83    bouyer 			drvp->drive_flags &= ~ATA_DRIVE_UDMA;
    817  1.18   thorpej 			splx(s);
    818   1.1    bouyer #ifndef PCIIDE_AMD756_ENABLEDMA
    819   1.1    bouyer 			/*
    820   1.1    bouyer 			 * The workaround doesn't seem to be necessary
    821   1.1    bouyer 			 * with all drives, so it can be disabled by
    822   1.1    bouyer 			 * PCIIDE_AMD756_ENABLEDMA. It causes a hard hang if
    823   1.1    bouyer 			 * triggered.
    824   1.1    bouyer 			 */
    825   1.1    bouyer 			if (PCI_VENDOR(sc->sc_pci_id) == PCI_VENDOR_AMD &&
    826   1.1    bouyer 			    sc->sc_pp->ide_product ==
    827   1.3     enami 			    PCI_PRODUCT_AMD_PBC756_IDE &&
    828   1.1    bouyer 			    AMD756_CHIPREV_DISABLEDMA(rev)) {
    829   1.1    bouyer 				aprint_normal(
    830   1.1    bouyer 				    "%s:%d:%d: multi-word DMA disabled due "
    831   1.1    bouyer 				    "to chip revision\n",
    832  1.53      cube 				    device_xname(
    833  1.53      cube 				      sc->sc_wdcdev.sc_atac.atac_dev),
    834   1.9   thorpej 				    chp->ch_channel, drive);
    835   1.1    bouyer 				mode = drvp->PIO_mode;
    836  1.18   thorpej 				s = splbio();
    837  1.83    bouyer 				drvp->drive_flags &= ~ATA_DRIVE_DMA;
    838  1.18   thorpej 				splx(s);
    839   1.1    bouyer 				goto pio;
    840   1.1    bouyer 			}
    841   1.1    bouyer #endif
    842   1.1    bouyer 			/* mode = min(pio, dma+2) */
    843   1.3     enami 			if (drvp->PIO_mode <= (drvp->DMA_mode + 2))
    844   1.1    bouyer 				mode = drvp->PIO_mode;
    845   1.1    bouyer 			else
    846   1.1    bouyer 				mode = drvp->DMA_mode + 2;
    847   1.1    bouyer 		}
    848   1.1    bouyer 		idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
    849   1.1    bouyer 
    850   1.1    bouyer pio:		/* setup PIO mode */
    851   1.1    bouyer 		if (mode <= 2) {
    852   1.1    bouyer 			drvp->DMA_mode = 0;
    853   1.1    bouyer 			drvp->PIO_mode = 0;
    854   1.1    bouyer 			mode = 0;
    855   1.1    bouyer 		} else {
    856   1.1    bouyer 			drvp->PIO_mode = mode;
    857   1.1    bouyer 			drvp->DMA_mode = mode - 2;
    858   1.1    bouyer 		}
    859   1.1    bouyer 		datatim_reg |=
    860   1.9   thorpej 		    APO_DATATIM_PULSE(chp->ch_channel, drive,
    861   1.1    bouyer 			apollo_pio_set[mode]) |
    862   1.9   thorpej 		    APO_DATATIM_RECOV(chp->ch_channel, drive,
    863   1.1    bouyer 			apollo_pio_rec[mode]);
    864   1.1    bouyer 	}
    865   1.1    bouyer 	if (idedma_ctl != 0) {
    866   1.1    bouyer 		/* Add software bits in status register */
    867   1.7      fvdl 		bus_space_write_1(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CTL], 0,
    868   1.1    bouyer 		    idedma_ctl);
    869   1.1    bouyer 	}
    870   1.1    bouyer 	pci_conf_write(sc->sc_pc, sc->sc_tag, APO_DATATIM(sc), datatim_reg);
    871   1.1    bouyer 	pci_conf_write(sc->sc_pc, sc->sc_tag, APO_UDMA(sc), udmatim_reg);
    872  1.14   thorpej 	ATADEBUG_PRINT(("via_chip_map: APO_DATATIM=0x%x, APO_UDMA=0x%x\n",
    873   1.1    bouyer 	    pci_conf_read(sc->sc_pc, sc->sc_tag, APO_DATATIM(sc)),
    874   1.1    bouyer 	    pci_conf_read(sc->sc_pc, sc->sc_tag, APO_UDMA(sc))), DEBUG_PROBE);
    875   1.1    bouyer }
    876   1.1    bouyer 
    877  1.35    bouyer static int
    878  1.76  jakllsch via_sata_chip_map_common(struct pciide_softc *sc,
    879  1.76  jakllsch     const struct pci_attach_args *cpa)
    880   1.1    bouyer {
    881  1.74    dyoung 	pcireg_t csr;
    882  1.36    bouyer 	int maptype, ret;
    883  1.76  jakllsch 	struct pci_attach_args pac, *pa = &pac;
    884  1.76  jakllsch 
    885  1.76  jakllsch 	pac = *cpa;
    886   1.1    bouyer 
    887   1.1    bouyer 	if (pciide_chipen(sc, pa) == 0)
    888  1.35    bouyer 		return 0;
    889   1.1    bouyer 
    890  1.53      cube 	aprint_verbose_dev(sc->sc_wdcdev.sc_atac.atac_dev,
    891  1.53      cube 	    "bus-master DMA support present");
    892   1.1    bouyer 	pciide_mapreg_dma(sc, pa);
    893  1.39        ad 	aprint_verbose("\n");
    894   1.1    bouyer 
    895   1.1    bouyer 	if (sc->sc_dma_ok) {
    896  1.17   thorpej 		sc->sc_wdcdev.sc_atac.atac_cap |= ATAC_CAP_UDMA | ATAC_CAP_DMA;
    897   1.1    bouyer 		sc->sc_wdcdev.irqack = pciide_irqack;
    898   1.1    bouyer 	}
    899  1.17   thorpej 	sc->sc_wdcdev.sc_atac.atac_pio_cap = 4;
    900  1.17   thorpej 	sc->sc_wdcdev.sc_atac.atac_dma_cap = 2;
    901  1.17   thorpej 	sc->sc_wdcdev.sc_atac.atac_udma_cap = 6;
    902  1.17   thorpej 
    903  1.17   thorpej 	sc->sc_wdcdev.sc_atac.atac_channels = sc->wdc_chanarray;
    904  1.17   thorpej 	sc->sc_wdcdev.sc_atac.atac_nchannels = PCIIDE_NUM_CHANNELS;
    905  1.17   thorpej 	sc->sc_wdcdev.sc_atac.atac_cap |= ATAC_CAP_DATA16 | ATAC_CAP_DATA32;
    906  1.17   thorpej 	sc->sc_wdcdev.sc_atac.atac_set_modes = sata_setup_channel;
    907  1.83    bouyer 	sc->sc_wdcdev.wdc_maxdrives = 2;
    908   1.1    bouyer 
    909  1.41   garbled 	if (PCI_CLASS(pa->pa_class) == PCI_CLASS_MASS_STORAGE &&
    910  1.41   garbled 	    PCI_SUBCLASS(pa->pa_class) == PCI_SUBCLASS_MASS_STORAGE_RAID)
    911  1.41   garbled 		sc->sc_wdcdev.sc_atac.atac_cap |= ATAC_CAP_RAID;
    912  1.41   garbled 
    913  1.15   thorpej 	wdc_allocate_regs(&sc->sc_wdcdev);
    914  1.36    bouyer 	maptype = pci_mapreg_type(pa->pa_pc, pa->pa_tag,
    915  1.36    bouyer 	    PCI_MAPREG_START + 0x14);
    916  1.36    bouyer 	switch(maptype) {
    917  1.36    bouyer 	case PCI_MAPREG_TYPE_IO:
    918  1.36    bouyer 		ret = pci_mapreg_map(pa, PCI_MAPREG_START + 0x14,
    919  1.36    bouyer 		    PCI_MAPREG_TYPE_IO, 0, &sc->sc_ba5_st, &sc->sc_ba5_sh,
    920  1.70  jakllsch 		    NULL, &sc->sc_ba5_ss);
    921  1.36    bouyer 		break;
    922  1.36    bouyer 	case PCI_MAPREG_MEM_TYPE_32BIT:
    923  1.69    dyoung 		/*
    924  1.69    dyoung 		 * Enable memory-space access if it isn't already there.
    925  1.69    dyoung 		 */
    926  1.74    dyoung 		csr = pci_conf_read(pa->pa_pc, pa->pa_tag,
    927  1.74    dyoung 		    PCI_COMMAND_STATUS_REG);
    928  1.74    dyoung 		if ((csr & PCI_COMMAND_MEM_ENABLE) == 0 &&
    929  1.75    dyoung 		    (pa->pa_flags & PCI_FLAGS_MEM_OKAY) != 0) {
    930  1.69    dyoung 
    931  1.69    dyoung 			pci_conf_write(pa->pa_pc, pa->pa_tag,
    932  1.69    dyoung 			    PCI_COMMAND_STATUS_REG,
    933  1.69    dyoung 			    csr | PCI_COMMAND_MEM_ENABLE);
    934  1.69    dyoung 		}
    935  1.69    dyoung 
    936  1.36    bouyer 		ret = pci_mapreg_map(pa, PCI_MAPREG_START + 0x14,
    937  1.35    bouyer 		    PCI_MAPREG_TYPE_MEM | PCI_MAPREG_MEM_TYPE_32BIT,
    938  1.35    bouyer 		    0, &sc->sc_ba5_st, &sc->sc_ba5_sh,
    939  1.70  jakllsch 		    NULL, &sc->sc_ba5_ss);
    940  1.36    bouyer 		break;
    941  1.36    bouyer 	default:
    942  1.53      cube 		aprint_error_dev(sc->sc_wdcdev.sc_atac.atac_dev,
    943  1.54  dholland 		    "couldn't map sata regs, unsupported maptype (0x%x)\n",
    944  1.36    bouyer 		    maptype);
    945  1.36    bouyer 		return 0;
    946  1.36    bouyer 	}
    947  1.36    bouyer 	if (ret != 0) {
    948  1.53      cube 		aprint_error_dev(sc->sc_wdcdev.sc_atac.atac_dev,
    949  1.53      cube 		    "couldn't map sata regs\n");
    950  1.36    bouyer 		return 0;
    951  1.35    bouyer 	}
    952  1.35    bouyer 	return 1;
    953  1.35    bouyer }
    954  1.35    bouyer 
    955  1.35    bouyer static void
    956  1.76  jakllsch via_sata_chip_map(struct pciide_softc *sc, const struct pci_attach_args *pa,
    957  1.35    bouyer     int satareg_shift)
    958  1.35    bouyer {
    959  1.35    bouyer 	struct pciide_channel *cp;
    960  1.35    bouyer 	struct ata_channel *wdc_cp;
    961  1.35    bouyer 	struct wdc_regs *wdr;
    962  1.73  jakllsch 	pcireg_t interface;
    963  1.35    bouyer 	int channel;
    964  1.35    bouyer 
    965  1.73  jakllsch 	interface = PCI_INTERFACE(pa->pa_class);
    966  1.73  jakllsch 
    967  1.35    bouyer 	if (via_sata_chip_map_common(sc, pa) == 0)
    968  1.35    bouyer 		return;
    969  1.35    bouyer 
    970  1.35    bouyer 	if (interface == 0) {
    971  1.35    bouyer 		ATADEBUG_PRINT(("via_sata_chip_map interface == 0\n"),
    972  1.35    bouyer 		    DEBUG_PROBE);
    973  1.35    bouyer 		interface = PCIIDE_INTERFACE_BUS_MASTER_DMA |
    974  1.35    bouyer 		    PCIIDE_INTERFACE_PCI(0) | PCIIDE_INTERFACE_PCI(1);
    975  1.35    bouyer 	}
    976  1.15   thorpej 
    977  1.83    bouyer 	sc->sc_wdcdev.sc_atac.atac_probe = wdc_sataprobe;
    978  1.83    bouyer 	sc->sc_wdcdev.wdc_maxdrives = 1;
    979  1.17   thorpej 	for (channel = 0; channel < sc->sc_wdcdev.sc_atac.atac_nchannels;
    980  1.17   thorpej 	     channel++) {
    981   1.1    bouyer 		cp = &sc->pciide_channels[channel];
    982   1.1    bouyer 		if (pciide_chansetup(sc, channel, interface) == 0)
    983   1.1    bouyer 			continue;
    984  1.35    bouyer 		wdc_cp = &cp->ata_channel;
    985  1.35    bouyer 		wdr = CHAN_TO_WDC_REGS(wdc_cp);
    986  1.35    bouyer 		wdr->sata_iot = sc->sc_ba5_st;
    987  1.35    bouyer 		wdr->sata_baseioh = sc->sc_ba5_sh;
    988  1.35    bouyer 		if (bus_space_subregion(wdr->sata_iot, wdr->sata_baseioh,
    989  1.64  jakllsch 		    (wdc_cp->ch_channel << satareg_shift) + 0x0, 4,
    990  1.35    bouyer 		    &wdr->sata_status) != 0) {
    991  1.53      cube 			aprint_error_dev(sc->sc_wdcdev.sc_atac.atac_dev,
    992  1.53      cube 			    "couldn't map channel %d sata_status regs\n",
    993  1.35    bouyer 			    wdc_cp->ch_channel);
    994  1.35    bouyer 			continue;
    995  1.35    bouyer 		}
    996  1.35    bouyer 		if (bus_space_subregion(wdr->sata_iot, wdr->sata_baseioh,
    997  1.64  jakllsch 		    (wdc_cp->ch_channel << satareg_shift) + 0x4, 4,
    998  1.35    bouyer 		    &wdr->sata_error) != 0) {
    999  1.53      cube 			aprint_error_dev(sc->sc_wdcdev.sc_atac.atac_dev,
   1000  1.53      cube 			    "couldn't map channel %d sata_error regs\n",
   1001  1.35    bouyer 			    wdc_cp->ch_channel);
   1002  1.35    bouyer 			continue;
   1003  1.35    bouyer 		}
   1004  1.35    bouyer 		if (bus_space_subregion(wdr->sata_iot, wdr->sata_baseioh,
   1005  1.64  jakllsch 		    (wdc_cp->ch_channel << satareg_shift) + 0x8, 4,
   1006  1.35    bouyer 		    &wdr->sata_control) != 0) {
   1007  1.53      cube 			aprint_error_dev(sc->sc_wdcdev.sc_atac.atac_dev,
   1008  1.53      cube 			    "couldn't map channel %d sata_control regs\n",
   1009  1.35    bouyer 			    wdc_cp->ch_channel);
   1010  1.35    bouyer 			continue;
   1011  1.35    bouyer 		}
   1012  1.70  jakllsch 		pciide_mapchan(pa, cp, interface, pciide_pci_intr);
   1013   1.1    bouyer 	}
   1014   1.1    bouyer }
   1015  1.35    bouyer 
   1016  1.35    bouyer static void
   1017  1.72    dyoung via_sata_chip_map_6(struct pciide_softc *sc, const struct pci_attach_args *pa)
   1018  1.35    bouyer {
   1019  1.35    bouyer 	via_sata_chip_map(sc, pa, 6);
   1020  1.35    bouyer }
   1021  1.35    bouyer 
   1022  1.35    bouyer static void
   1023  1.72    dyoung via_sata_chip_map_7(struct pciide_softc *sc, const struct pci_attach_args *pa)
   1024  1.35    bouyer {
   1025  1.35    bouyer 	via_sata_chip_map(sc, pa, 7);
   1026  1.35    bouyer }
   1027  1.35    bouyer 
   1028  1.35    bouyer static void
   1029  1.76  jakllsch via_vt6421_mapreg_dma(struct pciide_softc *sc, const struct pci_attach_args *pa)
   1030  1.76  jakllsch {
   1031  1.76  jakllsch 	struct pciide_channel *pc;
   1032  1.76  jakllsch 	int chan, reg;
   1033  1.76  jakllsch 	bus_size_t size;
   1034  1.76  jakllsch 
   1035  1.76  jakllsch 	sc->sc_dma_ok = (pci_mapreg_map(pa, PCIIDE_REG_BUS_MASTER_DMA,
   1036  1.76  jakllsch 	    PCI_MAPREG_TYPE_IO, 0, &sc->sc_dma_iot, &sc->sc_dma_ioh,
   1037  1.76  jakllsch 	    NULL, &sc->sc_dma_ios) == 0);
   1038  1.76  jakllsch 	sc->sc_dmat = pa->pa_dmat;
   1039  1.76  jakllsch 	if (sc->sc_dma_ok == 0) {
   1040  1.76  jakllsch 		aprint_verbose(", but unused (couldn't map registers)");
   1041  1.76  jakllsch 	} else {
   1042  1.76  jakllsch 		sc->sc_wdcdev.dma_arg = sc;
   1043  1.76  jakllsch 		sc->sc_wdcdev.dma_init = pciide_dma_init;
   1044  1.76  jakllsch 		sc->sc_wdcdev.dma_start = pciide_dma_start;
   1045  1.76  jakllsch 		sc->sc_wdcdev.dma_finish = pciide_dma_finish;
   1046  1.76  jakllsch 	}
   1047  1.76  jakllsch 
   1048  1.76  jakllsch 	if (device_cfdata(sc->sc_wdcdev.sc_atac.atac_dev)->cf_flags &
   1049  1.76  jakllsch 	    PCIIDE_OPTIONS_NODMA) {
   1050  1.76  jakllsch 		aprint_verbose(
   1051  1.76  jakllsch 		    ", but unused (forced off by config file)");
   1052  1.76  jakllsch 		sc->sc_dma_ok = 0;
   1053  1.76  jakllsch 	}
   1054  1.76  jakllsch 
   1055  1.76  jakllsch 	if (sc->sc_dma_ok == 0)
   1056  1.76  jakllsch 		return;
   1057  1.76  jakllsch 
   1058  1.76  jakllsch 	for (chan = 0; chan < 4; chan++) {
   1059  1.76  jakllsch 		pc = &sc->pciide_channels[chan];
   1060  1.76  jakllsch 		for (reg = 0; reg < IDEDMA_NREGS; reg++) {
   1061  1.76  jakllsch 			size = 4;
   1062  1.76  jakllsch 			if (size > (IDEDMA_SCH_OFFSET - reg))
   1063  1.76  jakllsch 				size = IDEDMA_SCH_OFFSET - reg;
   1064  1.76  jakllsch 			if (bus_space_subregion(sc->sc_dma_iot, sc->sc_dma_ioh,
   1065  1.76  jakllsch 			    IDEDMA_SCH_OFFSET * chan + reg, size,
   1066  1.76  jakllsch 			    &pc->dma_iohs[reg]) != 0) {
   1067  1.76  jakllsch 				sc->sc_dma_ok = 0;
   1068  1.76  jakllsch 				aprint_verbose(", but can't subregion offset "
   1069  1.76  jakllsch 				               "%d size %lu",
   1070  1.76  jakllsch 					       reg, (u_long)size);
   1071  1.76  jakllsch 				return;
   1072  1.76  jakllsch 			}
   1073  1.76  jakllsch 		}
   1074  1.76  jakllsch 	}
   1075  1.76  jakllsch }
   1076  1.76  jakllsch 
   1077  1.76  jakllsch static int
   1078  1.76  jakllsch via_vt6421_chansetup(struct pciide_softc *sc, int channel)
   1079  1.76  jakllsch {
   1080  1.76  jakllsch 	struct pciide_channel *cp = &sc->pciide_channels[channel];
   1081  1.76  jakllsch 
   1082  1.76  jakllsch 	sc->wdc_chanarray[channel] = &cp->ata_channel;
   1083  1.76  jakllsch 
   1084  1.76  jakllsch 	cp->ata_channel.ch_channel = channel;
   1085  1.76  jakllsch 	cp->ata_channel.ch_atac = &sc->sc_wdcdev.sc_atac;
   1086  1.86  jdolecek 
   1087  1.76  jakllsch 	return 1;
   1088  1.76  jakllsch }
   1089  1.76  jakllsch 
   1090  1.76  jakllsch static void
   1091  1.72    dyoung via_sata_chip_map_new(struct pciide_softc *sc,
   1092  1.76  jakllsch     const struct pci_attach_args *pa)
   1093  1.35    bouyer {
   1094  1.35    bouyer 	struct pciide_channel *cp;
   1095  1.35    bouyer 	struct ata_channel *wdc_cp;
   1096  1.35    bouyer 	struct wdc_regs *wdr;
   1097  1.35    bouyer 	int channel;
   1098  1.35    bouyer 	pci_intr_handle_t intrhandle;
   1099  1.35    bouyer 	const char *intrstr;
   1100  1.35    bouyer 	int i;
   1101  1.84  christos 	char intrbuf[PCI_INTRSTR_LEN];
   1102  1.35    bouyer 
   1103  1.76  jakllsch 	if (pciide_chipen(sc, pa) == 0)
   1104  1.76  jakllsch 		return;
   1105  1.76  jakllsch 
   1106  1.76  jakllsch 	sc->sc_apo_regbase = APO_VIA_VT6421_REGBASE;
   1107  1.76  jakllsch 
   1108  1.76  jakllsch 	if (pci_mapreg_map(pa, PCI_BAR(5), PCI_MAPREG_TYPE_IO, 0,
   1109  1.76  jakllsch 	    &sc->sc_ba5_st, &sc->sc_ba5_sh, NULL, &sc->sc_ba5_ss) != 0) {
   1110  1.76  jakllsch 		aprint_error_dev(sc->sc_wdcdev.sc_atac.atac_dev,
   1111  1.76  jakllsch 		    "couldn't map SATA regs\n");
   1112  1.76  jakllsch 	}
   1113  1.73  jakllsch 
   1114  1.76  jakllsch 	aprint_verbose_dev(sc->sc_wdcdev.sc_atac.atac_dev,
   1115  1.76  jakllsch 	    "bus-master DMA support present");
   1116  1.76  jakllsch 	via_vt6421_mapreg_dma(sc, pa);
   1117  1.76  jakllsch 	aprint_verbose("\n");
   1118  1.35    bouyer 
   1119  1.76  jakllsch 	sc->sc_wdcdev.sc_atac.atac_cap |= ATAC_CAP_DATA16 | ATAC_CAP_DATA32;
   1120  1.76  jakllsch 	sc->sc_wdcdev.sc_atac.atac_pio_cap = 4;
   1121  1.76  jakllsch 	if (sc->sc_dma_ok) {
   1122  1.76  jakllsch 		sc->sc_wdcdev.sc_atac.atac_cap |= ATAC_CAP_DMA | ATAC_CAP_UDMA;
   1123  1.76  jakllsch 		sc->sc_wdcdev.irqack = pciide_irqack;
   1124  1.76  jakllsch 		sc->sc_wdcdev.sc_atac.atac_dma_cap = 2;
   1125  1.76  jakllsch 		sc->sc_wdcdev.sc_atac.atac_udma_cap = 6;
   1126  1.35    bouyer 	}
   1127  1.76  jakllsch 	sc->sc_wdcdev.sc_atac.atac_set_modes = sata_setup_channel;
   1128  1.76  jakllsch 
   1129  1.76  jakllsch 	sc->sc_wdcdev.sc_atac.atac_channels = sc->wdc_chanarray;
   1130  1.76  jakllsch 	sc->sc_wdcdev.sc_atac.atac_nchannels = 3;
   1131  1.83    bouyer 	sc->sc_wdcdev.wdc_maxdrives = 2;
   1132  1.76  jakllsch 
   1133  1.76  jakllsch 	wdc_allocate_regs(&sc->sc_wdcdev);
   1134  1.35    bouyer 
   1135  1.35    bouyer 	if (pci_intr_map(pa, &intrhandle) != 0) {
   1136  1.53      cube 		aprint_error_dev(sc->sc_wdcdev.sc_atac.atac_dev,
   1137  1.53      cube 		    "couldn't map native-PCI interrupt\n");
   1138  1.35    bouyer 		return;
   1139  1.35    bouyer 	}
   1140  1.84  christos 	intrstr = pci_intr_string(pa->pa_pc, intrhandle, intrbuf, sizeof(intrbuf));
   1141  1.87  jdolecek 	sc->sc_pci_ih = pci_intr_establish_xname(pa->pa_pc,
   1142  1.87  jdolecek 	    intrhandle, IPL_BIO, pciide_pci_intr, sc,
   1143  1.87  jdolecek 	    device_xname(sc->sc_wdcdev.sc_atac.atac_dev));
   1144  1.35    bouyer 	if (sc->sc_pci_ih == NULL) {
   1145  1.53      cube 		aprint_error_dev(sc->sc_wdcdev.sc_atac.atac_dev,
   1146  1.53      cube 		    "couldn't establish native-PCI interrupt");
   1147  1.35    bouyer 		if (intrstr != NULL)
   1148  1.35    bouyer 		    aprint_error(" at %s", intrstr);
   1149  1.35    bouyer 		aprint_error("\n");
   1150  1.35    bouyer 		return;
   1151  1.35    bouyer 	}
   1152  1.53      cube 	aprint_normal_dev(sc->sc_wdcdev.sc_atac.atac_dev,
   1153  1.53      cube 	    "using %s for native-PCI interrupt\n",
   1154  1.35    bouyer 	    intrstr ? intrstr : "unknown interrupt");
   1155  1.35    bouyer 
   1156  1.35    bouyer 	for (channel = 0; channel < sc->sc_wdcdev.sc_atac.atac_nchannels;
   1157  1.35    bouyer 	     channel++) {
   1158  1.35    bouyer 		cp = &sc->pciide_channels[channel];
   1159  1.76  jakllsch 		if (via_vt6421_chansetup(sc, channel) == 0)
   1160  1.35    bouyer 			continue;
   1161  1.35    bouyer 		wdc_cp = &cp->ata_channel;
   1162  1.35    bouyer 		wdr = CHAN_TO_WDC_REGS(wdc_cp);
   1163  1.35    bouyer 
   1164  1.35    bouyer 		wdr->sata_iot = sc->sc_ba5_st;
   1165  1.35    bouyer 		wdr->sata_baseioh = sc->sc_ba5_sh;
   1166  1.35    bouyer 		if (bus_space_subregion(wdr->sata_iot, wdr->sata_baseioh,
   1167  1.64  jakllsch 		    (wdc_cp->ch_channel << 6) + 0x0, 4,
   1168  1.35    bouyer 		    &wdr->sata_status) != 0) {
   1169  1.53      cube 			aprint_error_dev(sc->sc_wdcdev.sc_atac.atac_dev,
   1170  1.53      cube 			    "couldn't map channel %d sata_status regs\n",
   1171  1.35    bouyer 			    wdc_cp->ch_channel);
   1172  1.35    bouyer 			continue;
   1173  1.35    bouyer 		}
   1174  1.35    bouyer 		if (bus_space_subregion(wdr->sata_iot, wdr->sata_baseioh,
   1175  1.64  jakllsch 		    (wdc_cp->ch_channel << 6) + 0x4, 4,
   1176  1.35    bouyer 		    &wdr->sata_error) != 0) {
   1177  1.53      cube 			aprint_error_dev(sc->sc_wdcdev.sc_atac.atac_dev,
   1178  1.53      cube 			    "couldn't map channel %d sata_error regs\n",
   1179  1.35    bouyer 			    wdc_cp->ch_channel);
   1180  1.35    bouyer 			continue;
   1181  1.35    bouyer 		}
   1182  1.35    bouyer 		if (bus_space_subregion(wdr->sata_iot, wdr->sata_baseioh,
   1183  1.64  jakllsch 		    (wdc_cp->ch_channel << 6) + 0x8, 4,
   1184  1.35    bouyer 		    &wdr->sata_control) != 0) {
   1185  1.53      cube 			aprint_error_dev(sc->sc_wdcdev.sc_atac.atac_dev,
   1186  1.53      cube 			    "couldn't map channel %d sata_control regs\n",
   1187  1.35    bouyer 			    wdc_cp->ch_channel);
   1188  1.35    bouyer 			continue;
   1189  1.35    bouyer 		}
   1190  1.35    bouyer 
   1191  1.76  jakllsch 		if (pci_mapreg_map(pa, PCI_BAR(wdc_cp->ch_channel),
   1192  1.35    bouyer 		    PCI_MAPREG_TYPE_IO, 0, &wdr->cmd_iot, &wdr->cmd_baseioh,
   1193  1.70  jakllsch 		    NULL, &wdr->cmd_ios) != 0) {
   1194  1.53      cube 			aprint_error_dev(sc->sc_wdcdev.sc_atac.atac_dev,
   1195  1.53      cube 			    "couldn't map %s channel regs\n", cp->name);
   1196  1.35    bouyer 		}
   1197  1.35    bouyer 		wdr->ctl_iot = wdr->cmd_iot;
   1198  1.35    bouyer 		for (i = 0; i < WDC_NREG; i++) {
   1199  1.35    bouyer 			if (bus_space_subregion(wdr->cmd_iot,
   1200  1.35    bouyer 			    wdr->cmd_baseioh, i, i == 0 ? 4 : 1,
   1201  1.35    bouyer 			    &wdr->cmd_iohs[i]) != 0) {
   1202  1.53      cube 				aprint_error_dev(
   1203  1.53      cube 				    sc->sc_wdcdev.sc_atac.atac_dev,
   1204  1.53      cube 				    "couldn't subregion %s "
   1205  1.53      cube 				    "channel cmd regs\n", cp->name);
   1206  1.35    bouyer 				return;
   1207  1.35    bouyer 			}
   1208  1.35    bouyer 		}
   1209  1.35    bouyer 		if (bus_space_subregion(wdr->cmd_iot, wdr->cmd_baseioh,
   1210  1.35    bouyer 		    WDC_NREG + 2, 1,  &wdr->ctl_ioh) != 0) {
   1211  1.53      cube 			aprint_error_dev(sc->sc_wdcdev.sc_atac.atac_dev,
   1212  1.53      cube 			    "couldn't map channel %d ctl regs\n", channel);
   1213  1.35    bouyer 			return;
   1214  1.35    bouyer 		}
   1215  1.85  jdolecek 		wdc_init_shadow_regs(wdr);
   1216  1.65   tsutsui 		wdr->data32iot = wdr->cmd_iot;
   1217  1.65   tsutsui 		wdr->data32ioh = wdr->cmd_iohs[wd_data];
   1218  1.35    bouyer 		wdcattach(wdc_cp);
   1219  1.35    bouyer 	}
   1220  1.35    bouyer }
   1221