Home | History | Annotate | Line # | Download | only in podulebus
sec.c revision 1.10.4.1
      1  1.10.4.1      yamt /* $NetBSD: sec.c,v 1.10.4.1 2009/05/04 08:13:15 yamt Exp $ */
      2       1.1     bjh21 
      3       1.1     bjh21 /*-
      4       1.1     bjh21  * Copyright (c) 2000, 2001, 2006 Ben Harris
      5       1.1     bjh21  * All rights reserved.
      6       1.1     bjh21  *
      7       1.1     bjh21  * Redistribution and use in source and binary forms, with or without
      8       1.1     bjh21  * modification, are permitted provided that the following conditions
      9       1.1     bjh21  * are met:
     10       1.1     bjh21  * 1. Redistributions of source code must retain the above copyright
     11       1.1     bjh21  *    notice, this list of conditions and the following disclaimer.
     12       1.1     bjh21  * 2. Redistributions in binary form must reproduce the above copyright
     13       1.1     bjh21  *    notice, this list of conditions and the following disclaimer in the
     14       1.1     bjh21  *    documentation and/or other materials provided with the distribution.
     15       1.1     bjh21  * 3. The name of the author may not be used to endorse or promote products
     16       1.1     bjh21  *    derived from this software without specific prior written permission.
     17       1.1     bjh21  *
     18       1.1     bjh21  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     19       1.1     bjh21  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     20       1.1     bjh21  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     21       1.1     bjh21  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     22       1.1     bjh21  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
     23       1.1     bjh21  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
     24       1.1     bjh21  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
     25       1.1     bjh21  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
     26       1.1     bjh21  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
     27       1.1     bjh21  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
     28       1.1     bjh21  */
     29       1.1     bjh21 /*
     30       1.1     bjh21  * sec.c -- driver for Acorn SCSI expansion cards (AKA30, AKA31, AKA32)
     31       1.1     bjh21  *
     32       1.1     bjh21  * These cards are documented in:
     33       1.1     bjh21  * Acorn Archimedes 500 series / Acorn R200 series Technical Reference Manual
     34       1.1     bjh21  * Published by Acorn Computers Limited
     35       1.1     bjh21  * ISBN 1 85250 086 7
     36       1.1     bjh21  * Part number 0486,052
     37       1.1     bjh21  * Issue 1, November 1990
     38       1.1     bjh21  */
     39       1.1     bjh21 
     40       1.1     bjh21 #include <sys/cdefs.h>
     41  1.10.4.1      yamt __KERNEL_RCSID(0, "$NetBSD: sec.c,v 1.10.4.1 2009/05/04 08:13:15 yamt Exp $");
     42       1.1     bjh21 
     43       1.1     bjh21 #include <sys/param.h>
     44       1.1     bjh21 
     45       1.1     bjh21 #include <sys/buf.h>
     46       1.1     bjh21 #include <sys/device.h>
     47       1.1     bjh21 #include <sys/malloc.h>
     48       1.1     bjh21 #include <sys/reboot.h>	/* For bootverbose */
     49       1.1     bjh21 #include <sys/syslog.h>
     50       1.1     bjh21 #include <sys/systm.h>
     51       1.1     bjh21 
     52       1.1     bjh21 #include <dev/scsipi/scsi_all.h>
     53       1.1     bjh21 #include <dev/scsipi/scsipi_all.h>
     54       1.1     bjh21 #include <dev/scsipi/scsiconf.h>
     55       1.1     bjh21 
     56       1.9        ad #include <sys/bus.h>
     57       1.1     bjh21 
     58       1.1     bjh21 #include <dev/ic/wd33c93reg.h>
     59       1.1     bjh21 #include <dev/ic/wd33c93var.h>
     60       1.1     bjh21 #include <dev/ic/nec71071reg.h>
     61       1.1     bjh21 
     62       1.1     bjh21 #include <dev/podulebus/podulebus.h>
     63       1.1     bjh21 #include <dev/podulebus/podules.h>
     64       1.1     bjh21 #include <dev/podulebus/powerromreg.h>
     65       1.1     bjh21 #include <dev/podulebus/secreg.h>
     66       1.1     bjh21 
     67       1.1     bjh21 #include "opt_ddb.h"
     68       1.1     bjh21 
     69       1.1     bjh21 struct sec_softc {
     70       1.1     bjh21 	struct	wd33c93_softc sc_sbic;
     71       1.1     bjh21 	bus_space_tag_t		sc_pod_t;
     72       1.1     bjh21 	bus_space_handle_t	sc_pod_h;
     73       1.1     bjh21 	bus_space_tag_t		sc_mod_t;
     74       1.1     bjh21 	bus_space_handle_t	sc_mod_h;
     75       1.1     bjh21 	void			*sc_ih;
     76       1.1     bjh21 	struct		evcnt	sc_intrcnt;
     77       1.1     bjh21 	uint8_t			sc_mpr;
     78       1.1     bjh21 
     79       1.1     bjh21 	/* Details of the current DMA transfer */
     80       1.5   thorpej 	bool			sc_dmaactive;
     81       1.6  christos 	void *			sc_dmaaddr;
     82       1.1     bjh21 	int			sc_dmaoff;
     83       1.1     bjh21 	size_t			sc_dmalen;
     84       1.5   thorpej 	bool			sc_dmain;
     85       1.1     bjh21 	/* Details of the current block within the above transfer */
     86       1.1     bjh21 	size_t			sc_dmablk;
     87       1.1     bjh21 };
     88       1.1     bjh21 
     89       1.1     bjh21 #define SEC_DMABLK	16384
     90       1.1     bjh21 #define SEC_NBLKS	3
     91       1.2     bjh21 #define SEC_DMAMODE	MODE_TMODE_DMD
     92       1.1     bjh21 
     93       1.1     bjh21 /* autoconfiguration glue */
     94  1.10.4.1      yamt static int sec_match(device_t, cfdata_t, void *);
     95  1.10.4.1      yamt static void sec_attach(device_t, device_t, void *);
     96       1.1     bjh21 
     97       1.4     bjh21 /* shutdown hook */
     98       1.4     bjh21 static void sec_shutdown(void *);
     99       1.4     bjh21 
    100       1.1     bjh21 /* callbacks from MI WD33C93 driver */
    101       1.6  christos static int sec_dmasetup(struct wd33c93_softc *, void **, size_t *, int,
    102       1.1     bjh21     size_t *);
    103       1.1     bjh21 static int sec_dmago(struct wd33c93_softc *);
    104       1.1     bjh21 static void sec_dmastop(struct wd33c93_softc *);
    105       1.1     bjh21 static void sec_reset(struct wd33c93_softc *);
    106       1.1     bjh21 
    107       1.1     bjh21 static int sec_intr(void *);
    108       1.1     bjh21 static int sec_dmatc(struct sec_softc *sc);
    109       1.1     bjh21 
    110       1.1     bjh21 void sec_dumpdma(void *arg);
    111       1.1     bjh21 
    112  1.10.4.1      yamt CFATTACH_DECL_NEW(sec, sizeof(struct sec_softc),
    113       1.1     bjh21     sec_match, sec_attach, NULL, NULL);
    114       1.1     bjh21 
    115       1.1     bjh21 static inline void
    116       1.1     bjh21 sec_setpage(struct sec_softc *sc, int page)
    117       1.1     bjh21 {
    118       1.1     bjh21 
    119       1.1     bjh21 	sc->sc_mpr = (sc->sc_mpr & ~SEC_MPR_PAGE) | page;
    120       1.1     bjh21 	bus_space_write_1(sc->sc_pod_t, sc->sc_pod_h, SEC_MPR, sc->sc_mpr);
    121       1.1     bjh21 }
    122       1.1     bjh21 
    123       1.1     bjh21 static inline void
    124       1.1     bjh21 sec_cli(struct sec_softc *sc)
    125       1.1     bjh21 {
    126       1.1     bjh21 
    127       1.1     bjh21 	bus_space_write_1(sc->sc_pod_t, sc->sc_pod_h, SEC_CLRINT, 0);
    128       1.1     bjh21 }
    129       1.1     bjh21 
    130       1.1     bjh21 static inline void
    131       1.1     bjh21 dmac_write(struct sec_softc *sc, int reg, uint8_t val)
    132       1.1     bjh21 {
    133       1.1     bjh21 
    134       1.1     bjh21 	bus_space_write_1(sc->sc_mod_t, sc->sc_mod_h,
    135       1.1     bjh21 	    SEC_DMAC + DMAC(reg), val);
    136       1.1     bjh21 }
    137       1.1     bjh21 
    138       1.1     bjh21 static inline uint8_t
    139       1.1     bjh21 dmac_read(struct sec_softc *sc, int reg)
    140       1.1     bjh21 {
    141       1.1     bjh21 
    142       1.1     bjh21 	return bus_space_read_1(sc->sc_mod_t, sc->sc_mod_h,
    143       1.1     bjh21 	    SEC_DMAC + DMAC(reg));
    144       1.1     bjh21 }
    145       1.1     bjh21 
    146       1.1     bjh21 static int
    147  1.10.4.1      yamt sec_match(device_t parent, cfdata_t cf, void *aux)
    148       1.1     bjh21 {
    149       1.1     bjh21 	struct podulebus_attach_args *pa = aux;
    150       1.1     bjh21 
    151       1.1     bjh21 	/* Standard ROM, skipping the MCS card that used the same ID. */
    152       1.1     bjh21 	if (pa->pa_product == PODULE_ACORN_SCSI &&
    153       1.1     bjh21 	    strncmp(pa->pa_descr, "MCS", 3) != 0)
    154       1.1     bjh21 		return 1;
    155       1.1     bjh21 
    156       1.1     bjh21 	/* PowerROM */
    157       1.1     bjh21         if (pa->pa_product == PODULE_ALSYSTEMS_SCSI &&
    158       1.1     bjh21             podulebus_initloader(pa) == 0 &&
    159       1.1     bjh21             podloader_callloader(pa, 0, 0) == PRID_ACORN_SCSI1)
    160       1.1     bjh21                 return 1;
    161       1.1     bjh21 
    162       1.1     bjh21 	return 0;
    163       1.1     bjh21 }
    164       1.1     bjh21 
    165       1.1     bjh21 static void
    166  1.10.4.1      yamt sec_attach(device_t parent, device_t self, void *aux)
    167       1.1     bjh21 {
    168       1.1     bjh21 	struct podulebus_attach_args *pa = aux;
    169       1.1     bjh21 	struct sec_softc *sc = device_private(self);
    170       1.1     bjh21 	int i;
    171       1.1     bjh21 
    172  1.10.4.1      yamt 	sc->sc_sbic.sc_dev = self;
    173       1.1     bjh21 	/* Set up bus spaces */
    174       1.1     bjh21 	sc->sc_pod_t = pa->pa_fast_t;
    175       1.1     bjh21 	bus_space_map(pa->pa_fast_t, pa->pa_fast_base, 0x1000, 0,
    176       1.1     bjh21 	    &sc->sc_pod_h);
    177       1.1     bjh21 	sc->sc_mod_t = pa->pa_mod_t;
    178       1.1     bjh21 	bus_space_map(pa->pa_mod_t, pa->pa_mod_base, 0x1000, 0,
    179       1.1     bjh21 	    &sc->sc_mod_h);
    180       1.1     bjh21 
    181       1.1     bjh21 	sc->sc_sbic.sc_regt = sc->sc_mod_t;
    182  1.10.4.1      yamt 	bus_space_subregion(sc->sc_mod_t, sc->sc_mod_h, SEC_SBIC + 0, 1,
    183  1.10.4.1      yamt 	    &sc->sc_sbic.sc_asr_regh);
    184  1.10.4.1      yamt 	bus_space_subregion(sc->sc_mod_t, sc->sc_mod_h, SEC_SBIC + 1, 1,
    185  1.10.4.1      yamt 	    &sc->sc_sbic.sc_data_regh);
    186       1.1     bjh21 
    187       1.1     bjh21 	sc->sc_sbic.sc_id = 7;
    188       1.1     bjh21 	sc->sc_sbic.sc_clkfreq = SEC_CLKFREQ;
    189       1.2     bjh21 	sc->sc_sbic.sc_dmamode = SBIC_CTL_BURST_DMA;
    190       1.1     bjh21 
    191       1.1     bjh21 	sc->sc_sbic.sc_adapter.adapt_request = wd33c93_scsi_request;
    192       1.1     bjh21 	sc->sc_sbic.sc_adapter.adapt_minphys = minphys;
    193       1.1     bjh21 
    194       1.1     bjh21 	sc->sc_sbic.sc_dmasetup = sec_dmasetup;
    195       1.1     bjh21 	sc->sc_sbic.sc_dmago = sec_dmago;
    196       1.1     bjh21 	sc->sc_sbic.sc_dmastop = sec_dmastop;
    197       1.1     bjh21 	sc->sc_sbic.sc_reset = sec_reset;
    198       1.1     bjh21 
    199       1.1     bjh21 	sc->sc_mpr = 0;
    200       1.1     bjh21 	bus_space_write_1(sc->sc_pod_t, sc->sc_pod_h, SEC_MPR, sc->sc_mpr);
    201       1.1     bjh21 
    202       1.1     bjh21 	for (i = 0; i < SEC_NPAGES; i++) {
    203       1.1     bjh21 		sec_setpage(sc, i);
    204       1.1     bjh21 		bus_space_set_region_2(sc->sc_mod_t, sc->sc_mod_h,
    205       1.1     bjh21 				       SEC_SRAM, 0, SEC_PAGESIZE / 2);
    206       1.1     bjh21 	}
    207       1.1     bjh21 
    208       1.1     bjh21 	wd33c93_attach(&sc->sc_sbic);
    209       1.1     bjh21 
    210       1.1     bjh21 	evcnt_attach_dynamic(&sc->sc_intrcnt, EVCNT_TYPE_INTR, NULL,
    211      1.10    cegger 	    device_xname(self), "intr");
    212       1.1     bjh21 	sc->sc_ih = podulebus_irq_establish(pa->pa_ih, IPL_BIO, sec_intr,
    213       1.1     bjh21 	    sc, &sc->sc_intrcnt);
    214       1.1     bjh21 	sec_cli(sc);
    215       1.1     bjh21 	sc->sc_mpr |= SEC_MPR_IE;
    216       1.1     bjh21 	bus_space_write_1(sc->sc_pod_t, sc->sc_pod_h, SEC_MPR, sc->sc_mpr);
    217       1.4     bjh21 	shutdownhook_establish(sec_shutdown, sc);
    218       1.4     bjh21 }
    219       1.4     bjh21 
    220       1.4     bjh21 /*
    221       1.4     bjh21  * Before reboot, reset the page register to 0 so that RISC OS can see
    222       1.4     bjh21  * the podule ROM.
    223       1.4     bjh21  */
    224       1.4     bjh21 static void
    225       1.4     bjh21 sec_shutdown(void *cookie)
    226       1.4     bjh21 {
    227       1.4     bjh21 	struct sec_softc *sc = cookie;
    228       1.4     bjh21 
    229       1.4     bjh21 	sec_setpage(sc, 0);
    230       1.1     bjh21 }
    231       1.1     bjh21 
    232       1.1     bjh21 static void
    233       1.1     bjh21 sec_copyin(struct sec_softc *sc, void *dest, int src, size_t size)
    234       1.1     bjh21 {
    235       1.1     bjh21 	uint16_t tmp, *wptr;
    236       1.1     bjh21 	int cnt, extra_byte;
    237       1.1     bjh21 
    238       1.1     bjh21 	KASSERT(src >= 0);
    239       1.1     bjh21 	KASSERT(src + size <= SEC_MEMSIZE);
    240       1.1     bjh21 	if (src % 2 != 0) {
    241       1.1     bjh21 		/*
    242       1.1     bjh21 		 * There's a stray byte at the start.  Read the word
    243       1.1     bjh21 		 * containing it.
    244       1.1     bjh21 		 */
    245       1.1     bjh21 		sec_setpage(sc, src / SEC_PAGESIZE);
    246       1.1     bjh21 		tmp = bus_space_read_2(sc->sc_mod_t, sc->sc_mod_h,
    247       1.1     bjh21 		    SEC_SRAM + (src % SEC_PAGESIZE / 2));
    248       1.1     bjh21 		*(uint8_t *)dest = tmp >> 8;
    249       1.1     bjh21 		dest = ((uint8_t *)dest) + 1;
    250       1.1     bjh21 		src++; size--;
    251       1.1     bjh21 	}
    252       1.1     bjh21 	KASSERT(src % 2 == 0);
    253       1.1     bjh21 	KASSERT(ALIGNED_POINTER(dest, uint16_t));
    254       1.1     bjh21 	wptr = dest;
    255       1.1     bjh21 	extra_byte = size % 2;
    256       1.1     bjh21 	size -= extra_byte;
    257       1.1     bjh21 	while (size > 0) {
    258       1.1     bjh21 		cnt = SEC_PAGESIZE - src % SEC_PAGESIZE;
    259       1.1     bjh21 		if (cnt > size)
    260       1.1     bjh21 			cnt = size;
    261       1.1     bjh21 		sec_setpage(sc, src / SEC_PAGESIZE);
    262       1.1     bjh21 		/* bus ops are in words */
    263       1.1     bjh21 		bus_space_read_region_2(sc->sc_mod_t, sc->sc_mod_h,
    264       1.1     bjh21 		    SEC_SRAM + src % SEC_PAGESIZE / 2, wptr, cnt / 2);
    265       1.1     bjh21 		src += cnt;
    266       1.1     bjh21 		wptr += cnt / 2;
    267       1.1     bjh21 		size -= cnt;
    268       1.1     bjh21 	}
    269       1.1     bjh21 	if (extra_byte) {
    270       1.1     bjh21 		sec_setpage(sc, src / SEC_PAGESIZE);
    271       1.1     bjh21 		*(u_int8_t *)wptr =
    272       1.1     bjh21 		    bus_space_read_2(sc->sc_mod_t, sc->sc_mod_h,
    273       1.1     bjh21 		    SEC_SRAM + src % SEC_PAGESIZE / 2) & 0xff;
    274       1.1     bjh21 	}
    275       1.1     bjh21 }
    276       1.1     bjh21 
    277       1.1     bjh21 static void
    278       1.1     bjh21 sec_copyout(struct sec_softc *sc, const void *src, int dest, size_t size)
    279       1.1     bjh21 {
    280       1.1     bjh21 	int cnt, extra_byte;
    281       1.1     bjh21 	const uint16_t *wptr;
    282       1.1     bjh21 	uint16_t tmp;
    283       1.1     bjh21 
    284       1.1     bjh21 	KASSERT(dest >= 0);
    285       1.1     bjh21 	KASSERT(dest + size <= SEC_MEMSIZE);
    286       1.1     bjh21 	if (dest % 2 != 0) {
    287       1.1     bjh21 		/*
    288       1.1     bjh21 		 * There's a stray byte at the start.  Read the word
    289       1.1     bjh21 		 * containing it.
    290       1.1     bjh21 		 */
    291       1.1     bjh21 		sec_setpage(sc, dest / SEC_PAGESIZE);
    292       1.1     bjh21 		tmp = bus_space_read_2(sc->sc_mod_t, sc->sc_mod_h,
    293       1.1     bjh21 		    SEC_SRAM + (dest % SEC_PAGESIZE / 2));
    294       1.1     bjh21 		tmp &= 0xff;
    295       1.1     bjh21 		tmp |= *(uint8_t const *)src << 8;
    296       1.1     bjh21 		bus_space_write_2(sc->sc_mod_t, sc->sc_mod_h,
    297       1.1     bjh21 		    SEC_SRAM + (dest % SEC_PAGESIZE / 2), tmp);
    298       1.1     bjh21 		src = ((uint8_t const *)src) + 1;
    299       1.1     bjh21 		dest++; size--;
    300       1.1     bjh21 	}
    301       1.1     bjh21 	KASSERT(dest % 2 == 0);
    302       1.1     bjh21 	KASSERT(ALIGNED_POINTER(src, uint16_t));
    303       1.1     bjh21 	wptr = src;
    304       1.1     bjh21 	extra_byte = size % 2;
    305       1.1     bjh21 	size -= extra_byte;
    306       1.1     bjh21 	while (size > 0) {
    307       1.1     bjh21 		cnt = SEC_PAGESIZE - dest % SEC_PAGESIZE;
    308       1.1     bjh21 		if (cnt > size)
    309       1.1     bjh21 			cnt = size;
    310       1.1     bjh21 		sec_setpage(sc, dest / SEC_PAGESIZE);
    311       1.1     bjh21 		/* bus ops are in words */
    312       1.1     bjh21 		bus_space_write_region_2(sc->sc_mod_t, sc->sc_mod_h,
    313       1.1     bjh21 		    dest % SEC_PAGESIZE / 2, wptr, cnt / 2);
    314       1.1     bjh21 		wptr += cnt / 2;
    315       1.1     bjh21 		dest += cnt;
    316       1.1     bjh21 		size -= cnt;
    317       1.1     bjh21 	}
    318       1.1     bjh21 	if (extra_byte) {
    319       1.1     bjh21 		/*
    320       1.1     bjh21 		 * There's a stray byte at the end.  Read the word
    321       1.1     bjh21 		 * containing it.
    322       1.1     bjh21 		 */
    323       1.1     bjh21 		sec_setpage(sc, dest / SEC_PAGESIZE);
    324       1.1     bjh21 		tmp = bus_space_read_2(sc->sc_mod_t, sc->sc_mod_h,
    325       1.1     bjh21 		    SEC_SRAM + (dest % SEC_PAGESIZE / 2));
    326       1.1     bjh21 		tmp &= 0xff00;
    327       1.1     bjh21 		tmp |= *(uint8_t const *)wptr;
    328       1.1     bjh21 		bus_space_write_2(sc->sc_mod_t, sc->sc_mod_h,
    329       1.1     bjh21 		    SEC_SRAM + (dest % SEC_PAGESIZE / 2), tmp);
    330       1.1     bjh21 	}
    331       1.1     bjh21 }
    332       1.1     bjh21 
    333       1.1     bjh21 static void
    334       1.1     bjh21 sec_dmablk(struct sec_softc *sc, int blk)
    335       1.1     bjh21 {
    336       1.1     bjh21 	int off;
    337       1.1     bjh21 	size_t len;
    338       1.1     bjh21 
    339       1.1     bjh21 	KASSERT(blk >= 0);
    340       1.1     bjh21 	KASSERT(blk * SEC_DMABLK < sc->sc_dmalen);
    341       1.1     bjh21 	off = (blk % SEC_NBLKS) * SEC_DMABLK + sc->sc_dmaoff;
    342       1.1     bjh21 	len = MIN(SEC_DMABLK, sc->sc_dmalen - (blk * SEC_DMABLK));
    343       1.1     bjh21 	dmac_write(sc, NEC71071_ADDRLO, off & 0xff);
    344       1.1     bjh21 	dmac_write(sc, NEC71071_ADDRMID, off >> 8);
    345       1.1     bjh21 	dmac_write(sc, NEC71071_ADDRHI, 0);
    346       1.1     bjh21 	/*
    347       1.1     bjh21 	 * "Note: The number of DMA transfer cycles is actually the
    348       1.1     bjh21 	 * value of the current count register + 1.  Therefore, when
    349       1.1     bjh21 	 * programming the count register, specify the number of DMA
    350       1.1     bjh21 	 * transfers minus one." -- uPD71071 datasheet
    351       1.1     bjh21 	 */
    352       1.1     bjh21 	dmac_write(sc, NEC71071_COUNTLO, (len - 1) & 0xff);
    353       1.1     bjh21 	dmac_write(sc, NEC71071_COUNTHI, (len - 1) >> 8);
    354       1.1     bjh21 }
    355       1.1     bjh21 
    356       1.1     bjh21 static void
    357       1.3     bjh21 sec_copyoutblk(struct sec_softc *sc, int blk)
    358       1.3     bjh21 {
    359       1.3     bjh21 	int off;
    360       1.3     bjh21 	size_t len;
    361       1.3     bjh21 
    362       1.3     bjh21 	KASSERT(blk >= 0);
    363       1.3     bjh21 	KASSERT(blk * SEC_DMABLK < sc->sc_dmalen);
    364       1.3     bjh21 	KASSERT(!sc->sc_dmain);
    365       1.3     bjh21 	off = (blk % SEC_NBLKS) * SEC_DMABLK + sc->sc_dmaoff;
    366       1.3     bjh21 	len = MIN(SEC_DMABLK, sc->sc_dmalen - (blk * SEC_DMABLK));
    367       1.7        he 	sec_copyout(sc, (char*)sc->sc_dmaaddr + (blk * SEC_DMABLK), off, len);
    368       1.3     bjh21 }
    369       1.3     bjh21 
    370       1.3     bjh21 static void
    371       1.3     bjh21 sec_copyinblk(struct sec_softc *sc, int blk)
    372       1.1     bjh21 {
    373       1.1     bjh21 	int off;
    374       1.1     bjh21 	size_t len;
    375       1.1     bjh21 
    376       1.1     bjh21 	KASSERT(blk >= 0);
    377       1.1     bjh21 	KASSERT(blk * SEC_DMABLK < sc->sc_dmalen);
    378       1.3     bjh21 	KASSERT(sc->sc_dmain);
    379       1.1     bjh21 	off = (blk % SEC_NBLKS) * SEC_DMABLK + sc->sc_dmaoff;
    380       1.1     bjh21 	len = MIN(SEC_DMABLK, sc->sc_dmalen - (blk * SEC_DMABLK));
    381       1.7        he 	sec_copyin(sc, (char*)sc->sc_dmaaddr + (blk * SEC_DMABLK), off, len);
    382       1.1     bjh21 }
    383       1.1     bjh21 
    384       1.1     bjh21 static int
    385       1.6  christos sec_dmasetup(struct wd33c93_softc *sc_sbic, void **addr, size_t *len,
    386       1.1     bjh21     int datain, size_t *dmasize)
    387       1.1     bjh21 {
    388       1.1     bjh21 	struct sec_softc *sc = (struct sec_softc *)sc_sbic;
    389       1.1     bjh21 	uint8_t mode;
    390       1.1     bjh21 
    391       1.1     bjh21 	sc->sc_dmaaddr = *addr;
    392       1.1     bjh21 	sc->sc_dmaoff = ALIGNED_POINTER(*addr, uint16_t) ? 0 : 1;
    393       1.1     bjh21 	sc->sc_dmalen = *len;
    394       1.1     bjh21 	sc->sc_dmain = datain;
    395       1.1     bjh21 	sc->sc_dmablk = 0;
    396       1.1     bjh21 	mode = SEC_DMAMODE | (datain ? MODE_TDIR_IOTM : MODE_TDIR_MTIO);
    397       1.1     bjh21 	/* Program first block into DMAC and queue up second. */
    398       1.1     bjh21 	dmac_write(sc, NEC71071_CHANNEL, 0);
    399       1.3     bjh21 	if (!sc->sc_dmain)
    400       1.3     bjh21 		sec_copyoutblk(sc, 0);
    401       1.1     bjh21 	sec_dmablk(sc, 0);
    402       1.1     bjh21 	/* Mode control register */
    403       1.1     bjh21 	dmac_write(sc, NEC71071_MODE, mode);
    404       1.1     bjh21 	return sc->sc_dmalen;
    405       1.1     bjh21 }
    406       1.1     bjh21 
    407       1.1     bjh21 static int
    408       1.1     bjh21 sec_dmago(struct wd33c93_softc *sc_sbic)
    409       1.1     bjh21 {
    410       1.1     bjh21 	struct sec_softc *sc = (struct sec_softc *)sc_sbic;
    411       1.1     bjh21 
    412       1.1     bjh21 	dmac_write(sc, NEC71071_MASK, 0xe);
    413       1.8     bjh21 	sc->sc_dmaactive = true;
    414       1.3     bjh21 	if (!sc->sc_dmain && sc->sc_dmalen > SEC_DMABLK)
    415       1.3     bjh21 		sec_copyoutblk(sc, 1);
    416       1.1     bjh21 	return sc->sc_dmalen;
    417       1.1     bjh21 }
    418       1.1     bjh21 
    419       1.1     bjh21 static void
    420       1.1     bjh21 sec_dmastop(struct wd33c93_softc *sc_sbic)
    421       1.1     bjh21 {
    422       1.1     bjh21 	struct sec_softc *sc = (struct sec_softc *)sc_sbic;
    423       1.1     bjh21 
    424       1.1     bjh21 	dmac_write(sc, NEC71071_MASK, 0xf);
    425       1.3     bjh21 	if (sc->sc_dmaactive && sc->sc_dmain)
    426       1.3     bjh21 		sec_copyinblk(sc, sc->sc_dmablk);
    427       1.8     bjh21 	sc->sc_dmaactive = false;
    428       1.1     bjh21 }
    429       1.1     bjh21 
    430       1.1     bjh21 /*
    431       1.1     bjh21  * Reset the SCSI bus, and incidentally the SBIC and DMAC.
    432       1.1     bjh21  */
    433       1.1     bjh21 static void
    434       1.1     bjh21 sec_reset(struct wd33c93_softc *sc_sbic)
    435       1.1     bjh21 {
    436       1.1     bjh21 	struct sec_softc *sc = (struct sec_softc *)sc_sbic;
    437       1.1     bjh21 	uint8_t asr, csr;
    438       1.1     bjh21 
    439       1.1     bjh21 	bus_space_write_1(sc->sc_pod_t, sc->sc_pod_h, SEC_MPR,
    440       1.1     bjh21 	    sc->sc_mpr | SEC_MPR_UR);
    441       1.1     bjh21 	DELAY(7);
    442       1.1     bjh21 	bus_space_write_1(sc->sc_pod_t, sc->sc_pod_h, SEC_MPR, sc->sc_mpr);
    443       1.1     bjh21 	/* Wait for and clear the reset-complete interrupt */
    444       1.1     bjh21 	do
    445       1.1     bjh21 		GET_SBIC_asr(sc_sbic, asr);
    446       1.1     bjh21 	while (!(asr & SBIC_ASR_INT));
    447       1.1     bjh21 	GET_SBIC_csr(sc_sbic, csr);
    448       1.1     bjh21 	dmac_write(sc, NEC71071_DCTRL1, DCTRL1_CMP | DCTRL1_RQL);
    449       1.1     bjh21 	dmac_write(sc, NEC71071_DCTRL2, 0);
    450       1.1     bjh21 	sec_cli(sc);
    451       1.1     bjh21 }
    452       1.1     bjh21 
    453       1.1     bjh21 static int
    454       1.1     bjh21 sec_intr(void *arg)
    455       1.1     bjh21 {
    456       1.1     bjh21 	struct sec_softc *sc = arg;
    457       1.1     bjh21 	u_int8_t isr;
    458       1.1     bjh21 
    459       1.1     bjh21 	isr = bus_space_read_1(sc->sc_pod_t, sc->sc_pod_h, SEC_ISR);
    460       1.1     bjh21 	if (!(isr & SEC_ISR_IRQ))
    461       1.1     bjh21 		return 0;
    462       1.1     bjh21 	if (isr & SEC_ISR_DMAC)
    463       1.1     bjh21 		sec_dmatc(sc);
    464       1.1     bjh21 	if (isr & SEC_ISR_SBIC)
    465       1.1     bjh21 		wd33c93_intr(&sc->sc_sbic);
    466       1.1     bjh21 	return 1;
    467       1.1     bjh21 }
    468       1.1     bjh21 
    469       1.1     bjh21 static int
    470       1.1     bjh21 sec_dmatc(struct sec_softc *sc)
    471       1.1     bjh21 {
    472       1.1     bjh21 
    473       1.1     bjh21 	sec_cli(sc);
    474       1.1     bjh21 	/* DMAC finished block n-1 and is now working on block n */
    475       1.1     bjh21 	sc->sc_dmablk++;
    476       1.3     bjh21 	if (sc->sc_dmalen > sc->sc_dmablk * SEC_DMABLK) {
    477       1.3     bjh21 		dmac_write(sc, NEC71071_CHANNEL, 0);
    478       1.3     bjh21 		sec_dmablk(sc, sc->sc_dmablk);
    479       1.3     bjh21 		dmac_write(sc, NEC71071_MASK, 0xe);
    480       1.3     bjh21 		if (!sc->sc_dmain &&
    481       1.3     bjh21 		    sc->sc_dmalen > (sc->sc_dmablk + 1) * SEC_DMABLK)
    482       1.3     bjh21 			sec_copyoutblk(sc, sc->sc_dmablk + 1);
    483       1.1     bjh21 	} else {
    484       1.1     bjh21 		/* All blocks fully processed. */
    485       1.8     bjh21 		sc->sc_dmaactive = false;
    486       1.1     bjh21 	}
    487       1.3     bjh21 	if (sc->sc_dmain)
    488       1.3     bjh21 		sec_copyinblk(sc, sc->sc_dmablk - 1);
    489       1.1     bjh21 	return 1;
    490       1.1     bjh21 }
    491       1.1     bjh21 
    492       1.1     bjh21 #ifdef DDB
    493       1.1     bjh21 void
    494       1.1     bjh21 sec_dumpdma(void *arg)
    495       1.1     bjh21 {
    496       1.1     bjh21 	struct sec_softc *sc = arg;
    497       1.1     bjh21 
    498       1.1     bjh21 	dmac_write(sc, NEC71071_CHANNEL, 0);
    499       1.1     bjh21 	printf("%s: DMA state: cur count %02x%02x cur addr %02x%02x%02x ",
    500  1.10.4.1      yamt 	    device_xname(sc->sc_sbic.sc_dev),
    501       1.1     bjh21 	    dmac_read(sc, NEC71071_COUNTHI), dmac_read(sc, NEC71071_COUNTLO),
    502       1.1     bjh21 	    dmac_read(sc, NEC71071_ADDRHI), dmac_read(sc, NEC71071_ADDRMID),
    503       1.1     bjh21 	    dmac_read(sc, NEC71071_ADDRLO));
    504       1.1     bjh21 	dmac_write(sc, NEC71071_CHANNEL, 0 | CHANNEL_WBASE);
    505       1.1     bjh21 	printf("base count %02x%02x base addr %02x%02x%02x\n",
    506       1.1     bjh21 	    dmac_read(sc, NEC71071_COUNTHI), dmac_read(sc, NEC71071_COUNTLO),
    507       1.1     bjh21 	    dmac_read(sc, NEC71071_ADDRHI), dmac_read(sc, NEC71071_ADDRMID),
    508       1.1     bjh21 	    dmac_read(sc, NEC71071_ADDRLO));
    509       1.1     bjh21 	printf("%s: DMA state: dctrl %1x%02x mode %02x status %02x req %02x "
    510       1.1     bjh21 	    "mask %02x\n",
    511  1.10.4.1      yamt 	    device_xname(sc->sc_sbic.sc_dev), dmac_read(sc, NEC71071_DCTRL2),
    512       1.1     bjh21 	    dmac_read(sc, NEC71071_DCTRL1), dmac_read(sc, NEC71071_MODE),
    513       1.1     bjh21 	    dmac_read(sc, NEC71071_STATUS), dmac_read(sc, NEC71071_REQUEST),
    514       1.1     bjh21 	    dmac_read(sc, NEC71071_MASK));
    515  1.10.4.1      yamt 	printf("%s: soft DMA state: %zd@%p%s%d\n",
    516  1.10.4.1      yamt 	    device_xname(sc->sc_sbic.sc_dev),
    517       1.1     bjh21 	    sc->sc_dmalen, sc->sc_dmaaddr, sc->sc_dmain ? "<-" : "->",
    518       1.1     bjh21 	    sc->sc_dmaoff);
    519       1.1     bjh21 }
    520       1.1     bjh21 
    521       1.1     bjh21 void sec_dumpall(void); /* Call from DDB */
    522       1.1     bjh21 
    523       1.1     bjh21 extern struct cfdriver sec_cd;
    524       1.1     bjh21 
    525       1.1     bjh21 void sec_dumpall(void)
    526       1.1     bjh21 {
    527       1.1     bjh21 	int i;
    528  1.10.4.1      yamt 	struct sec_softc *sc;
    529       1.1     bjh21 
    530  1.10.4.1      yamt 	for (i = 0; i < sec_cd.cd_ndevs; ++i) {
    531  1.10.4.1      yamt 		sc = device_lookup_private(&sec_cd, i);
    532  1.10.4.1      yamt 		if (sc != NULL)
    533  1.10.4.1      yamt 			sec_dumpdma(sc);
    534  1.10.4.1      yamt 	}
    535       1.1     bjh21 }
    536       1.1     bjh21 #endif
    537