Home | History | Annotate | Line # | Download | only in sbus
qec.c revision 1.40
      1 /*	$NetBSD: qec.c,v 1.40 2009/03/14 15:36:21 dsl Exp $ */
      2 
      3 /*-
      4  * Copyright (c) 1998 The NetBSD Foundation, Inc.
      5  * All rights reserved.
      6  *
      7  * This code is derived from software contributed to The NetBSD Foundation
      8  * by Paul Kranenburg.
      9  *
     10  * Redistribution and use in source and binary forms, with or without
     11  * modification, are permitted provided that the following conditions
     12  * are met:
     13  * 1. Redistributions of source code must retain the above copyright
     14  *    notice, this list of conditions and the following disclaimer.
     15  * 2. Redistributions in binary form must reproduce the above copyright
     16  *    notice, this list of conditions and the following disclaimer in the
     17  *    documentation and/or other materials provided with the distribution.
     18  *
     19  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
     20  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     21  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     22  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     23  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     24  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     25  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     26  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     27  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     28  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     29  * POSSIBILITY OF SUCH DAMAGE.
     30  */
     31 
     32 #include <sys/cdefs.h>
     33 __KERNEL_RCSID(0, "$NetBSD: qec.c,v 1.40 2009/03/14 15:36:21 dsl Exp $");
     34 
     35 #include <sys/param.h>
     36 #include <sys/systm.h>
     37 #include <sys/kernel.h>
     38 #include <sys/errno.h>
     39 #include <sys/device.h>
     40 #include <sys/malloc.h>
     41 
     42 #include <sys/bus.h>
     43 #include <sys/intr.h>
     44 #include <machine/autoconf.h>
     45 
     46 #include <dev/sbus/sbusvar.h>
     47 #include <dev/sbus/qecreg.h>
     48 #include <dev/sbus/qecvar.h>
     49 
     50 static int	qecprint(void *, const char *);
     51 static int	qecmatch(struct device *, struct cfdata *, void *);
     52 static void	qecattach(struct device *, struct device *, void *);
     53 void		qec_init(struct qec_softc *);
     54 
     55 static int qec_bus_map(
     56 		bus_space_tag_t,
     57 		bus_addr_t,		/*coded slot+offset*/
     58 		bus_size_t,		/*size*/
     59 		int,			/*flags*/
     60 		vaddr_t,		/*preferred virtual address */
     61 		bus_space_handle_t *);
     62 static void *qec_intr_establish(
     63 		bus_space_tag_t,
     64 		int,			/*bus interrupt priority*/
     65 		int,			/*`device class' interrupt level*/
     66 		int (*)(void *),	/*handler*/
     67 		void *,			/*arg*/
     68 		void (*)(void));	/*optional fast trap handler*/
     69 
     70 CFATTACH_DECL(qec, sizeof(struct qec_softc),
     71     qecmatch, qecattach, NULL, NULL);
     72 
     73 int
     74 qecprint(void *aux, const char *busname)
     75 {
     76 	struct sbus_attach_args *sa = aux;
     77 	bus_space_tag_t t = sa->sa_bustag;
     78 	struct qec_softc *sc = t->cookie;
     79 
     80 	sa->sa_bustag = sc->sc_bustag;	/* XXX */
     81 	sbus_print(aux, busname);	/* XXX */
     82 	sa->sa_bustag = t;		/* XXX */
     83 	return (UNCONF);
     84 }
     85 
     86 int
     87 qecmatch(struct device *parent, struct cfdata *cf, void *aux)
     88 {
     89 	struct sbus_attach_args *sa = aux;
     90 
     91 	return (strcmp(cf->cf_name, sa->sa_name) == 0);
     92 }
     93 
     94 /*
     95  * Attach all the sub-devices we can find
     96  */
     97 void
     98 qecattach(parent, self, aux)
     99 	struct device *parent, *self;
    100 	void *aux;
    101 {
    102 	struct sbus_attach_args *sa = aux;
    103 	struct qec_softc *sc = (void *)self;
    104 	int node;
    105 	int sbusburst;
    106 	bus_space_tag_t sbt;
    107 	bus_space_handle_t bh;
    108 	int error;
    109 
    110 	sc->sc_bustag = sa->sa_bustag;
    111 	sc->sc_dmatag = sa->sa_dmatag;
    112 	node = sa->sa_node;
    113 
    114 	if (sa->sa_nreg < 2) {
    115 		printf("%s: only %d register sets\n",
    116 			device_xname(self), sa->sa_nreg);
    117 		return;
    118 	}
    119 
    120 	if (sbus_bus_map(sa->sa_bustag,
    121 			 sa->sa_reg[0].oa_space,
    122 			 sa->sa_reg[0].oa_base,
    123 			 sa->sa_reg[0].oa_size,
    124 			 0, &sc->sc_regs) != 0) {
    125 		aprint_error_dev(self, "attach: cannot map registers\n");
    126 		return;
    127 	}
    128 
    129 	/*
    130 	 * This device's "register space 1" is just a buffer where the
    131 	 * Lance ring-buffers can be stored. Note the buffer's location
    132 	 * and size, so the child driver can pick them up.
    133 	 */
    134 	if (sbus_bus_map(sa->sa_bustag,
    135 			 sa->sa_reg[1].oa_space,
    136 			 sa->sa_reg[1].oa_base,
    137 			 sa->sa_reg[1].oa_size,
    138 			 BUS_SPACE_MAP_LINEAR, &bh) != 0) {
    139 		aprint_error_dev(self, "attach: cannot map registers\n");
    140 		return;
    141 	}
    142 	sc->sc_buffer = (void *)bus_space_vaddr(sa->sa_bustag, bh);
    143 	sc->sc_bufsiz = (bus_size_t)sa->sa_reg[1].oa_size;
    144 
    145 	/* Get number of on-board channels */
    146 	sc->sc_nchannels = prom_getpropint(node, "#channels", -1);
    147 	if (sc->sc_nchannels == -1) {
    148 		printf(": no channels\n");
    149 		return;
    150 	}
    151 
    152 	/*
    153 	 * Get transfer burst size from PROM
    154 	 */
    155 	sbusburst = ((struct sbus_softc *)parent)->sc_burst;
    156 	if (sbusburst == 0)
    157 		sbusburst = SBUS_BURST_32 - 1; /* 1->16 */
    158 
    159 	sc->sc_burst = prom_getpropint(node, "burst-sizes", -1);
    160 	if (sc->sc_burst == -1)
    161 		/* take SBus burst sizes */
    162 		sc->sc_burst = sbusburst;
    163 
    164 	/* Clamp at parent's burst sizes */
    165 	sc->sc_burst &= sbusburst;
    166 
    167 	sbus_establish(&sc->sc_sd, &sc->sc_dev);
    168 
    169 	/* Allocate a bus tag */
    170 	sbt = bus_space_tag_alloc(sc->sc_bustag, sc);
    171 	if (sbt == NULL) {
    172 		aprint_error_dev(self, "attach: out of memory\n");
    173 		return;
    174 	}
    175 
    176 	sbt->sparc_bus_map = qec_bus_map;
    177 	sbt->sparc_intr_establish = qec_intr_establish;
    178 
    179 	/*
    180 	 * Collect address translations from the OBP.
    181 	 */
    182 	error = prom_getprop(node, "ranges", sizeof(struct openprom_range),
    183 			 &sbt->nranges, &sbt->ranges);
    184 	switch (error) {
    185 	case 0:
    186 		break;
    187 	case ENOENT:
    188 	default:
    189 		panic("%s: error getting ranges property", device_xname(self));
    190 	}
    191 
    192 	/*
    193 	 * Save interrupt information for use in our qec_intr_establish()
    194 	 * function below. Apparently, the intr level for the quad
    195 	 * ethernet board (qe) is stored in the QEC node rather than
    196 	 * separately in each of the QE nodes.
    197 	 *
    198 	 * XXX - qe.c should call bus_intr_establish() with `level = 0'..
    199 	 * XXX - maybe we should have our own attach args for all that.
    200 	 */
    201 	sc->sc_intr = sa->sa_intr;
    202 
    203 	printf(": %dK memory\n", sc->sc_bufsiz / 1024);
    204 
    205 	qec_init(sc);
    206 
    207 	/* search through children */
    208 	for (node = firstchild(node); node; node = nextsibling(node)) {
    209 		struct sbus_attach_args sax;
    210 		sbus_setup_attach_args((struct sbus_softc *)parent,
    211 				       sbt, sc->sc_dmatag, node, &sax);
    212 		(void)config_found(&sc->sc_dev, (void *)&sax, qecprint);
    213 		sbus_destroy_attach_args(&sax);
    214 	}
    215 }
    216 
    217 int
    218 qec_bus_map(t, ba, size, flags, va, hp)
    219 	bus_space_tag_t t;
    220 	bus_addr_t ba;
    221 	bus_size_t size;
    222 	int	flags;
    223 	vaddr_t va;	/* Ignored */
    224 	bus_space_handle_t *hp;
    225 {
    226 	int error;
    227 
    228 	if ((error = bus_space_translate_address_generic(
    229 				t->ranges, t->nranges, &ba)) != 0)
    230 		return (error);
    231 
    232 	return (bus_space_map(t->parent, ba, size, flags, hp));
    233 }
    234 
    235 void *
    236 qec_intr_establish(t, pri, level, handler, arg, fastvec)
    237 	bus_space_tag_t t;
    238 	int pri;
    239 	int level;
    240 	int (*handler)(void *);
    241 	void *arg;
    242 	void (*fastvec)(void);	/* ignored */
    243 {
    244 	struct qec_softc *sc = t->cookie;
    245 
    246 	if (pri == 0) {
    247 		/*
    248 		 * qe.c calls bus_intr_establish() with `pri == 0'
    249 		 * XXX - see also comment in qec_attach().
    250 		 */
    251 		if (sc->sc_intr == NULL) {
    252 			printf("%s: warning: no interrupts\n",
    253 				device_xname(&sc->sc_dev));
    254 			return (NULL);
    255 		}
    256 		pri = sc->sc_intr->oi_pri;
    257 	}
    258 
    259 	return (bus_intr_establish(t->parent, pri, level, handler, arg));
    260 }
    261 
    262 void
    263 qec_init(struct qec_softc *sc)
    264 {
    265 	bus_space_tag_t t = sc->sc_bustag;
    266 	bus_space_handle_t qr = sc->sc_regs;
    267 	u_int32_t v, burst = 0, psize;
    268 	int i;
    269 
    270 	/* First, reset the controller */
    271 	bus_space_write_4(t, qr, QEC_QRI_CTRL, QEC_CTRL_RESET);
    272 	for (i = 0; i < 1000; i++) {
    273 		DELAY(100);
    274 		v = bus_space_read_4(t, qr, QEC_QRI_CTRL);
    275 		if ((v & QEC_CTRL_RESET) == 0)
    276 			break;
    277 	}
    278 
    279 	/*
    280 	 * Cut available buffer size into receive and transmit buffers.
    281 	 * XXX - should probably be done in be & qe driver...
    282 	 */
    283 	v = sc->sc_msize = sc->sc_bufsiz / sc->sc_nchannels;
    284 	bus_space_write_4(t, qr, QEC_QRI_MSIZE, v);
    285 
    286 	v = sc->sc_rsize = sc->sc_bufsiz / (sc->sc_nchannels * 2);
    287 	bus_space_write_4(t, qr, QEC_QRI_RSIZE, v);
    288 	bus_space_write_4(t, qr, QEC_QRI_TSIZE, v);
    289 
    290 	psize = sc->sc_nchannels == 1 ? QEC_PSIZE_2048 : 0;
    291 	bus_space_write_4(t, qr, QEC_QRI_PSIZE, psize);
    292 
    293 	if (sc->sc_burst & SBUS_BURST_64)
    294 		burst = QEC_CTRL_B64;
    295 	else if (sc->sc_burst & SBUS_BURST_32)
    296 		burst = QEC_CTRL_B32;
    297 	else
    298 		burst = QEC_CTRL_B16;
    299 
    300 	v = bus_space_read_4(t, qr, QEC_QRI_CTRL);
    301 	v = (v & QEC_CTRL_MODEMASK) | burst;
    302 	bus_space_write_4(t, qr, QEC_QRI_CTRL, v);
    303 }
    304 
    305 /*
    306  * Common routine to initialize the QEC packet ring buffer.
    307  * Called from be & qe drivers.
    308  */
    309 void
    310 qec_meminit(struct qec_ring *qr, unsigned int pktbufsz)
    311 {
    312 	bus_addr_t txbufdma, rxbufdma;
    313 	bus_addr_t dma;
    314 	void *p;
    315 	unsigned int ntbuf, nrbuf, i;
    316 
    317 	p = qr->rb_membase;
    318 	dma = qr->rb_dmabase;
    319 
    320 	ntbuf = qr->rb_ntbuf;
    321 	nrbuf = qr->rb_nrbuf;
    322 
    323 	/*
    324 	 * Allocate transmit descriptors
    325 	 */
    326 	qr->rb_txd = (struct qec_xd *)p;
    327 	qr->rb_txddma = dma;
    328 	p = (char *)p + QEC_XD_RING_MAXSIZE * sizeof(struct qec_xd);
    329 	dma += QEC_XD_RING_MAXSIZE * sizeof(struct qec_xd);
    330 
    331 	/*
    332 	 * Allocate receive descriptors
    333 	 */
    334 	qr->rb_rxd = (struct qec_xd *)p;
    335 	qr->rb_rxddma = dma;
    336 	p = (char *)p + QEC_XD_RING_MAXSIZE * sizeof(struct qec_xd);
    337 	dma += QEC_XD_RING_MAXSIZE * sizeof(struct qec_xd);
    338 
    339 
    340 	/*
    341 	 * Allocate transmit buffers
    342 	 */
    343 	qr->rb_txbuf = p;
    344 	txbufdma = dma;
    345 	p = (char *)p + ntbuf * pktbufsz;
    346 	dma += ntbuf * pktbufsz;
    347 
    348 	/*
    349 	 * Allocate receive buffers
    350 	 */
    351 	qr->rb_rxbuf = p;
    352 	rxbufdma = dma;
    353 	p = (char *)p + nrbuf * pktbufsz;
    354 	dma += nrbuf * pktbufsz;
    355 
    356 	/*
    357 	 * Initialize transmit buffer descriptors
    358 	 */
    359 	for (i = 0; i < QEC_XD_RING_MAXSIZE; i++) {
    360 		qr->rb_txd[i].xd_addr = (u_int32_t)
    361 			(txbufdma + (i % ntbuf) * pktbufsz);
    362 		qr->rb_txd[i].xd_flags = 0;
    363 	}
    364 
    365 	/*
    366 	 * Initialize receive buffer descriptors
    367 	 */
    368 	for (i = 0; i < QEC_XD_RING_MAXSIZE; i++) {
    369 		qr->rb_rxd[i].xd_addr = (u_int32_t)
    370 			(rxbufdma + (i % nrbuf) * pktbufsz);
    371 		qr->rb_rxd[i].xd_flags = (i < nrbuf)
    372 			? QEC_XD_OWN | (pktbufsz & QEC_XD_LENGTH)
    373 			: 0;
    374 	}
    375 
    376 	qr->rb_tdhead = qr->rb_tdtail = 0;
    377 	qr->rb_td_nbusy = 0;
    378 	qr->rb_rdtail = 0;
    379 }
    380