sdhcreg.h revision 1.13 1 1.13 jmcneill /* $NetBSD: sdhcreg.h,v 1.13 2015/05/02 12:10:24 jmcneill Exp $ */
2 1.1 nonaka /* $OpenBSD: sdhcreg.h,v 1.4 2006/07/30 17:20:40 fgsch Exp $ */
3 1.1 nonaka
4 1.1 nonaka /*
5 1.1 nonaka * Copyright (c) 2006 Uwe Stuehler <uwe (at) openbsd.org>
6 1.1 nonaka *
7 1.1 nonaka * Permission to use, copy, modify, and distribute this software for any
8 1.1 nonaka * purpose with or without fee is hereby granted, provided that the above
9 1.1 nonaka * copyright notice and this permission notice appear in all copies.
10 1.1 nonaka *
11 1.1 nonaka * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
12 1.1 nonaka * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
13 1.1 nonaka * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
14 1.1 nonaka * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
15 1.1 nonaka * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
16 1.1 nonaka * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
17 1.1 nonaka * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
18 1.1 nonaka */
19 1.1 nonaka
20 1.10 jakllsch #ifndef _SDHCREG_H_
21 1.10 jakllsch #define _SDHCREG_H_
22 1.1 nonaka
23 1.1 nonaka /* Host standard register set */
24 1.1 nonaka #define SDHC_DMA_ADDR 0x00
25 1.1 nonaka #define SDHC_BLOCK_SIZE 0x04
26 1.7 jakllsch #define SDHC_DMA_BOUNDARY_SHIFT 12
27 1.7 jakllsch #define SDHC_DMA_BOUNDARY_MASK 0x7
28 1.1 nonaka #define SDHC_BLOCK_COUNT 0x06
29 1.1 nonaka #define SDHC_BLOCK_COUNT_MAX 512
30 1.1 nonaka #define SDHC_ARGUMENT 0x08
31 1.1 nonaka #define SDHC_TRANSFER_MODE 0x0c
32 1.1 nonaka #define SDHC_MULTI_BLOCK_MODE (1<<5)
33 1.1 nonaka #define SDHC_READ_MODE (1<<4)
34 1.1 nonaka #define SDHC_AUTO_CMD12_ENABLE (1<<2)
35 1.1 nonaka #define SDHC_BLOCK_COUNT_ENABLE (1<<1)
36 1.1 nonaka #define SDHC_DMA_ENABLE (1<<0)
37 1.1 nonaka #define SDHC_COMMAND 0x0e
38 1.1 nonaka /* 14-15 reserved */
39 1.1 nonaka #define SDHC_COMMAND_INDEX_SHIFT 8
40 1.1 nonaka #define SDHC_COMMAND_INDEX_MASK 0x3f
41 1.1 nonaka #define SDHC_COMMAND_TYPE_ABORT (3<<6)
42 1.1 nonaka #define SDHC_COMMAND_TYPE_RESUME (2<<6)
43 1.1 nonaka #define SDHC_COMMAND_TYPE_SUSPEND (1<<6)
44 1.1 nonaka #define SDHC_COMMAND_TYPE_NORMAL (0<<6)
45 1.1 nonaka #define SDHC_DATA_PRESENT_SELECT (1<<5)
46 1.1 nonaka #define SDHC_INDEX_CHECK_ENABLE (1<<4)
47 1.1 nonaka #define SDHC_CRC_CHECK_ENABLE (1<<3)
48 1.1 nonaka /* 2 reserved */
49 1.1 nonaka #define SDHC_RESP_LEN_48_CHK_BUSY (3<<0)
50 1.1 nonaka #define SDHC_RESP_LEN_48 (2<<0)
51 1.1 nonaka #define SDHC_RESP_LEN_136 (1<<0)
52 1.1 nonaka #define SDHC_NO_RESPONSE (0<<0)
53 1.1 nonaka #define SDHC_RESPONSE 0x10 /* - 0x1f */
54 1.1 nonaka #define SDHC_DATA 0x20
55 1.1 nonaka #define SDHC_PRESENT_STATE 0x24
56 1.1 nonaka /* 25-31 reserved */
57 1.1 nonaka #define SDHC_CMD_LINE_SIGNAL_LEVEL (1<<24)
58 1.1 nonaka #define SDHC_DAT3_LINE_LEVEL (1<<23)
59 1.1 nonaka #define SDHC_DAT2_LINE_LEVEL (1<<22)
60 1.1 nonaka #define SDHC_DAT1_LINE_LEVEL (1<<21)
61 1.1 nonaka #define SDHC_DAT0_LINE_LEVEL (1<<20)
62 1.1 nonaka #define SDHC_WRITE_PROTECT_SWITCH (1<<19)
63 1.1 nonaka #define SDHC_CARD_DETECT_PIN_LEVEL (1<<18)
64 1.1 nonaka #define SDHC_CARD_STATE_STABLE (1<<17)
65 1.1 nonaka #define SDHC_CARD_INSERTED (1<<16)
66 1.1 nonaka /* 12-15 reserved */
67 1.1 nonaka #define SDHC_BUFFER_READ_ENABLE (1<<11)
68 1.1 nonaka #define SDHC_BUFFER_WRITE_ENABLE (1<<10)
69 1.1 nonaka #define SDHC_READ_TRANSFER_ACTIVE (1<<9)
70 1.1 nonaka #define SDHC_WRITE_TRANSFER_ACTIVE (1<<8)
71 1.1 nonaka /* 3-7 reserved */
72 1.1 nonaka #define SDHC_DAT_ACTIVE (1<<2)
73 1.1 nonaka #define SDHC_CMD_INHIBIT_DAT (1<<1)
74 1.1 nonaka #define SDHC_CMD_INHIBIT_CMD (1<<0)
75 1.1 nonaka #define SDHC_CMD_INHIBIT_MASK 0x0003
76 1.1 nonaka #define SDHC_HOST_CTL 0x28
77 1.11 jakllsch #define SDHC_8BIT_MODE (1<<5)
78 1.1 nonaka #define SDHC_HIGH_SPEED (1<<2)
79 1.6 nonaka #define SDHC_ESDHC_8BIT_MODE (1<<2) /* eSDHC */
80 1.1 nonaka #define SDHC_4BIT_MODE (1<<1)
81 1.1 nonaka #define SDHC_LED_ON (1<<0)
82 1.1 nonaka #define SDHC_POWER_CTL 0x29
83 1.1 nonaka #define SDHC_VOLTAGE_SHIFT 1
84 1.1 nonaka #define SDHC_VOLTAGE_MASK 0x07
85 1.1 nonaka #define SDHC_VOLTAGE_3_3V 0x07
86 1.1 nonaka #define SDHC_VOLTAGE_3_0V 0x06
87 1.1 nonaka #define SDHC_VOLTAGE_1_8V 0x05
88 1.1 nonaka #define SDHC_BUS_POWER (1<<0)
89 1.1 nonaka #define SDHC_BLOCK_GAP_CTL 0x2a
90 1.1 nonaka #define SDHC_WAKEUP_CTL 0x2b
91 1.1 nonaka #define SDHC_CLOCK_CTL 0x2c
92 1.1 nonaka #define SDHC_SDCLK_DIV_SHIFT 8
93 1.1 nonaka #define SDHC_SDCLK_DIV_MASK 0xff
94 1.5 matt #define SDHC_SDCLK_XDIV_SHIFT 6
95 1.5 matt #define SDHC_SDCLK_XDIV_MASK 0x3
96 1.5 matt #define SDHC_SDCLK_CGM (1<<5)
97 1.2 matt #define SDHC_SDCLK_DVS_SHIFT 4
98 1.2 matt #define SDHC_SDCLK_DVS_MASK 0xf
99 1.1 nonaka #define SDHC_SDCLK_ENABLE (1<<2)
100 1.1 nonaka #define SDHC_INTCLK_STABLE (1<<1)
101 1.1 nonaka #define SDHC_INTCLK_ENABLE (1<<0)
102 1.1 nonaka #define SDHC_TIMEOUT_CTL 0x2e
103 1.1 nonaka #define SDHC_TIMEOUT_MAX 0x0e
104 1.1 nonaka #define SDHC_SOFTWARE_RESET 0x2f
105 1.11 jakllsch #define SDHC_INIT_ACTIVE (1<<3) /* ESDHC */
106 1.1 nonaka #define SDHC_RESET_MASK 0x5
107 1.1 nonaka #define SDHC_RESET_DAT (1<<2)
108 1.1 nonaka #define SDHC_RESET_CMD (1<<1)
109 1.1 nonaka #define SDHC_RESET_ALL (1<<0)
110 1.1 nonaka #define SDHC_NINTR_STATUS 0x30
111 1.1 nonaka #define SDHC_ERROR_INTERRUPT (1<<15)
112 1.1 nonaka #define SDHC_CARD_INTERRUPT (1<<8)
113 1.1 nonaka #define SDHC_CARD_REMOVAL (1<<7)
114 1.1 nonaka #define SDHC_CARD_INSERTION (1<<6)
115 1.1 nonaka #define SDHC_BUFFER_READ_READY (1<<5)
116 1.1 nonaka #define SDHC_BUFFER_WRITE_READY (1<<4)
117 1.1 nonaka #define SDHC_DMA_INTERRUPT (1<<3)
118 1.1 nonaka #define SDHC_BLOCK_GAP_EVENT (1<<2)
119 1.1 nonaka #define SDHC_TRANSFER_COMPLETE (1<<1)
120 1.1 nonaka #define SDHC_COMMAND_COMPLETE (1<<0)
121 1.1 nonaka #define SDHC_NINTR_STATUS_MASK 0x81ff
122 1.1 nonaka #define SDHC_EINTR_STATUS 0x32
123 1.3 matt #define SDHC_DMA_ERROR (1<<12)
124 1.1 nonaka #define SDHC_AUTO_CMD12_ERROR (1<<8)
125 1.1 nonaka #define SDHC_CURRENT_LIMIT_ERROR (1<<7)
126 1.1 nonaka #define SDHC_DATA_END_BIT_ERROR (1<<6)
127 1.1 nonaka #define SDHC_DATA_CRC_ERROR (1<<5)
128 1.1 nonaka #define SDHC_DATA_TIMEOUT_ERROR (1<<4)
129 1.1 nonaka #define SDHC_CMD_INDEX_ERROR (1<<3)
130 1.1 nonaka #define SDHC_CMD_END_BIT_ERROR (1<<2)
131 1.1 nonaka #define SDHC_CMD_CRC_ERROR (1<<1)
132 1.1 nonaka #define SDHC_CMD_TIMEOUT_ERROR (1<<0)
133 1.1 nonaka #define SDHC_EINTR_STATUS_MASK 0x01ff /* excluding vendor signals */
134 1.1 nonaka #define SDHC_NINTR_STATUS_EN 0x34
135 1.1 nonaka #define SDHC_EINTR_STATUS_EN 0x36
136 1.1 nonaka #define SDHC_NINTR_SIGNAL_EN 0x38
137 1.1 nonaka #define SDHC_NINTR_SIGNAL_MASK 0x01ff
138 1.1 nonaka #define SDHC_EINTR_SIGNAL_EN 0x3a
139 1.1 nonaka #define SDHC_EINTR_SIGNAL_MASK 0x01ff /* excluding vendor signals */
140 1.1 nonaka #define SDHC_CMD12_ERROR_STATUS 0x3c
141 1.1 nonaka #define SDHC_CAPABILITIES 0x40
142 1.11 jakllsch #define SDHC_SHARED_BUS_SLOT (1<<31)
143 1.11 jakllsch #define SDHC_EMBEDDED_SLOT (1<<30)
144 1.11 jakllsch #define SDHC_ASYNC_INTR (1<<29)
145 1.11 jakllsch #define SDHC_64BIT_SYS_BUS (1<<28)
146 1.1 nonaka #define SDHC_VOLTAGE_SUPP_1_8V (1<<26)
147 1.1 nonaka #define SDHC_VOLTAGE_SUPP_3_0V (1<<25)
148 1.1 nonaka #define SDHC_VOLTAGE_SUPP_3_3V (1<<24)
149 1.1 nonaka #define SDHC_DMA_SUPPORT (1<<22)
150 1.1 nonaka #define SDHC_HIGH_SPEED_SUPP (1<<21)
151 1.11 jakllsch #define SDHC_ADMA1_SUPP (1<<20)
152 1.11 jakllsch #define SDHC_ADMA2_SUPP (1<<19)
153 1.11 jakllsch #define SDHC_8BIT_SUPP (1<<18)
154 1.1 nonaka #define SDHC_MAX_BLK_LEN_512 0
155 1.1 nonaka #define SDHC_MAX_BLK_LEN_1024 1
156 1.1 nonaka #define SDHC_MAX_BLK_LEN_2048 2
157 1.2 matt #define SDHC_MAX_BLK_LEN_4096 3
158 1.1 nonaka #define SDHC_MAX_BLK_LEN_SHIFT 16
159 1.1 nonaka #define SDHC_MAX_BLK_LEN_MASK 0x3
160 1.1 nonaka #define SDHC_BASE_FREQ_SHIFT 8
161 1.1 nonaka #define SDHC_BASE_FREQ_MASK 0x3f
162 1.9 matt #define SDHC_BASE_V3_FREQ_MASK 0xff
163 1.1 nonaka #define SDHC_TIMEOUT_FREQ_UNIT (1<<7) /* 0=KHz, 1=MHz */
164 1.1 nonaka #define SDHC_TIMEOUT_FREQ_SHIFT 0
165 1.1 nonaka #define SDHC_TIMEOUT_FREQ_MASK 0x1f
166 1.10 jakllsch #define SDHC_WATERMARK_LEVEL 0x44 /* ESDHC */
167 1.10 jakllsch #define SDHC_WATERMARK_WRITE_SHIFT 16
168 1.10 jakllsch #define SDHC_WATERMARK_WRITE_MASK 0xff
169 1.10 jakllsch #define SDHC_WATERMARK_READ_SHIFT 0
170 1.10 jakllsch #define SDHC_WATERMARK_READ_MASK 0xff
171 1.1 nonaka #define SDHC_MAX_CAPABILITIES 0x48
172 1.1 nonaka #define SDHC_SLOT_INTR_STATUS 0xfc
173 1.12 nonaka #define SDHC_ESDHC_HOST_CTL_VERSION 0xfc /* eSDHC */
174 1.1 nonaka #define SDHC_HOST_CTL_VERSION 0xfe
175 1.1 nonaka #define SDHC_SPEC_VERS_SHIFT 0
176 1.1 nonaka #define SDHC_SPEC_VERS_MASK 0xff
177 1.1 nonaka #define SDHC_VENDOR_VERS_SHIFT 8
178 1.1 nonaka #define SDHC_VENDOR_VERS_MASK 0xff
179 1.10 jakllsch #define SDHC_DMA_CTL 0x40c /* eSDHC */
180 1.10 jakllsch #define SDHC_DMA_SNOOP 0x40
181 1.1 nonaka
182 1.6 nonaka /* SDHC_SPEC_VERS */
183 1.10 jakllsch #define SDHC_SPEC_VERS_100 0x00
184 1.10 jakllsch #define SDHC_SPEC_VERS_200 0x01
185 1.10 jakllsch #define SDHC_SPEC_VERS_300 0x02
186 1.13 jmcneill #define SDHC_SPEC_VERS_400 0x03
187 1.6 nonaka
188 1.1 nonaka /* SDHC_CAPABILITIES decoding */
189 1.9 matt #define SDHC_BASE_V3_FREQ_KHZ(cap) \
190 1.9 matt ((((cap) >> SDHC_BASE_FREQ_SHIFT) & SDHC_BASE_V3_FREQ_MASK) * 1000)
191 1.1 nonaka #define SDHC_BASE_FREQ_KHZ(cap) \
192 1.1 nonaka ((((cap) >> SDHC_BASE_FREQ_SHIFT) & SDHC_BASE_FREQ_MASK) * 1000)
193 1.1 nonaka #define SDHC_TIMEOUT_FREQ(cap) \
194 1.1 nonaka (((cap) >> SDHC_TIMEOUT_FREQ_SHIFT) & SDHC_TIMEOUT_FREQ_MASK)
195 1.1 nonaka #define SDHC_TIMEOUT_FREQ_KHZ(cap) \
196 1.1 nonaka (((cap) & SDHC_TIMEOUT_FREQ_UNIT) ? \
197 1.1 nonaka SDHC_TIMEOUT_FREQ(cap) * 1000: \
198 1.1 nonaka SDHC_TIMEOUT_FREQ(cap))
199 1.1 nonaka
200 1.1 nonaka /* SDHC_HOST_CTL_VERSION decoding */
201 1.1 nonaka #define SDHC_SPEC_VERSION(hcv) \
202 1.1 nonaka (((hcv) >> SDHC_SPEC_VERS_SHIFT) & SDHC_SPEC_VERS_MASK)
203 1.1 nonaka #define SDHC_VENDOR_VERSION(hcv) \
204 1.1 nonaka (((hcv) >> SDHC_VENDOR_VERS_SHIFT) & SDHC_VENDOR_VERS_MASK)
205 1.1 nonaka
206 1.1 nonaka #define SDHC_PRESENT_STATE_BITS \
207 1.1 nonaka "\20\31CL\30D3L\27D2L\26D1L\25D0L\24WPS\23CD\22CSS\21CI" \
208 1.1 nonaka "\14BRE\13BWE\12RTA\11WTA\3DLA\2CID\1CIC"
209 1.1 nonaka #define SDHC_NINTR_STATUS_BITS \
210 1.1 nonaka "\20\20ERROR\11CARD\10REMOVAL\7INSERTION\6READ\5WRITE" \
211 1.1 nonaka "\4DMA\3GAP\2XFER\1CMD"
212 1.1 nonaka #define SDHC_EINTR_STATUS_BITS \
213 1.1 nonaka "\20\11ACMD12\10CL\7DEB\6DCRC\5DT\4CI\3CEB\2CCRC\1CT"
214 1.1 nonaka #define SDHC_CAPABILITIES_BITS \
215 1.1 nonaka "\20\33Vdd1.8V\32Vdd3.0V\31Vdd3.3V\30SUSPEND\27DMA\26HIGHSPEED"
216 1.1 nonaka
217 1.10 jakllsch #endif /* _SDHCREG_H_ */
218