sdhcreg.h revision 1.6 1 1.6 nonaka /* $NetBSD: sdhcreg.h,v 1.6 2012/03/02 18:20:34 nonaka Exp $ */
2 1.1 nonaka /* $OpenBSD: sdhcreg.h,v 1.4 2006/07/30 17:20:40 fgsch Exp $ */
3 1.1 nonaka
4 1.1 nonaka /*
5 1.1 nonaka * Copyright (c) 2006 Uwe Stuehler <uwe (at) openbsd.org>
6 1.1 nonaka *
7 1.1 nonaka * Permission to use, copy, modify, and distribute this software for any
8 1.1 nonaka * purpose with or without fee is hereby granted, provided that the above
9 1.1 nonaka * copyright notice and this permission notice appear in all copies.
10 1.1 nonaka *
11 1.1 nonaka * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
12 1.1 nonaka * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
13 1.1 nonaka * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
14 1.1 nonaka * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
15 1.1 nonaka * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
16 1.1 nonaka * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
17 1.1 nonaka * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
18 1.1 nonaka */
19 1.1 nonaka
20 1.1 nonaka #ifndef _SDHCREG_H_
21 1.1 nonaka #define _SDHCREG_H_
22 1.1 nonaka
23 1.1 nonaka /* Host standard register set */
24 1.1 nonaka #define SDHC_DMA_ADDR 0x00
25 1.1 nonaka #define SDHC_BLOCK_SIZE 0x04
26 1.1 nonaka #define SDHC_BLOCK_COUNT 0x06
27 1.1 nonaka #define SDHC_BLOCK_COUNT_MAX 512
28 1.1 nonaka #define SDHC_ARGUMENT 0x08
29 1.1 nonaka #define SDHC_TRANSFER_MODE 0x0c
30 1.1 nonaka #define SDHC_MULTI_BLOCK_MODE (1<<5)
31 1.1 nonaka #define SDHC_READ_MODE (1<<4)
32 1.1 nonaka #define SDHC_AUTO_CMD12_ENABLE (1<<2)
33 1.1 nonaka #define SDHC_BLOCK_COUNT_ENABLE (1<<1)
34 1.1 nonaka #define SDHC_DMA_ENABLE (1<<0)
35 1.1 nonaka #define SDHC_COMMAND 0x0e
36 1.1 nonaka /* 14-15 reserved */
37 1.1 nonaka #define SDHC_COMMAND_INDEX_SHIFT 8
38 1.1 nonaka #define SDHC_COMMAND_INDEX_MASK 0x3f
39 1.1 nonaka #define SDHC_COMMAND_TYPE_ABORT (3<<6)
40 1.1 nonaka #define SDHC_COMMAND_TYPE_RESUME (2<<6)
41 1.1 nonaka #define SDHC_COMMAND_TYPE_SUSPEND (1<<6)
42 1.1 nonaka #define SDHC_COMMAND_TYPE_NORMAL (0<<6)
43 1.1 nonaka #define SDHC_DATA_PRESENT_SELECT (1<<5)
44 1.1 nonaka #define SDHC_INDEX_CHECK_ENABLE (1<<4)
45 1.1 nonaka #define SDHC_CRC_CHECK_ENABLE (1<<3)
46 1.1 nonaka /* 2 reserved */
47 1.1 nonaka #define SDHC_RESP_LEN_48_CHK_BUSY (3<<0)
48 1.1 nonaka #define SDHC_RESP_LEN_48 (2<<0)
49 1.1 nonaka #define SDHC_RESP_LEN_136 (1<<0)
50 1.1 nonaka #define SDHC_NO_RESPONSE (0<<0)
51 1.1 nonaka #define SDHC_RESPONSE 0x10 /* - 0x1f */
52 1.1 nonaka #define SDHC_DATA 0x20
53 1.1 nonaka #define SDHC_PRESENT_STATE 0x24
54 1.1 nonaka /* 25-31 reserved */
55 1.1 nonaka #define SDHC_CMD_LINE_SIGNAL_LEVEL (1<<24)
56 1.1 nonaka #define SDHC_DAT3_LINE_LEVEL (1<<23)
57 1.1 nonaka #define SDHC_DAT2_LINE_LEVEL (1<<22)
58 1.1 nonaka #define SDHC_DAT1_LINE_LEVEL (1<<21)
59 1.1 nonaka #define SDHC_DAT0_LINE_LEVEL (1<<20)
60 1.1 nonaka #define SDHC_WRITE_PROTECT_SWITCH (1<<19)
61 1.1 nonaka #define SDHC_CARD_DETECT_PIN_LEVEL (1<<18)
62 1.1 nonaka #define SDHC_CARD_STATE_STABLE (1<<17)
63 1.1 nonaka #define SDHC_CARD_INSERTED (1<<16)
64 1.1 nonaka /* 12-15 reserved */
65 1.1 nonaka #define SDHC_BUFFER_READ_ENABLE (1<<11)
66 1.1 nonaka #define SDHC_BUFFER_WRITE_ENABLE (1<<10)
67 1.1 nonaka #define SDHC_READ_TRANSFER_ACTIVE (1<<9)
68 1.1 nonaka #define SDHC_WRITE_TRANSFER_ACTIVE (1<<8)
69 1.1 nonaka /* 3-7 reserved */
70 1.1 nonaka #define SDHC_DAT_ACTIVE (1<<2)
71 1.1 nonaka #define SDHC_CMD_INHIBIT_DAT (1<<1)
72 1.1 nonaka #define SDHC_CMD_INHIBIT_CMD (1<<0)
73 1.1 nonaka #define SDHC_CMD_INHIBIT_MASK 0x0003
74 1.1 nonaka #define SDHC_HOST_CTL 0x28
75 1.1 nonaka #define SDHC_HIGH_SPEED (1<<2)
76 1.6 nonaka #define SDHC_ESDHC_8BIT_MODE (1<<2) /* eSDHC */
77 1.1 nonaka #define SDHC_4BIT_MODE (1<<1)
78 1.1 nonaka #define SDHC_LED_ON (1<<0)
79 1.1 nonaka #define SDHC_POWER_CTL 0x29
80 1.1 nonaka #define SDHC_VOLTAGE_SHIFT 1
81 1.1 nonaka #define SDHC_VOLTAGE_MASK 0x07
82 1.1 nonaka #define SDHC_VOLTAGE_3_3V 0x07
83 1.1 nonaka #define SDHC_VOLTAGE_3_0V 0x06
84 1.1 nonaka #define SDHC_VOLTAGE_1_8V 0x05
85 1.1 nonaka #define SDHC_BUS_POWER (1<<0)
86 1.1 nonaka #define SDHC_BLOCK_GAP_CTL 0x2a
87 1.1 nonaka #define SDHC_WAKEUP_CTL 0x2b
88 1.1 nonaka #define SDHC_CLOCK_CTL 0x2c
89 1.1 nonaka #define SDHC_SDCLK_DIV_SHIFT 8
90 1.1 nonaka #define SDHC_SDCLK_DIV_MASK 0xff
91 1.5 matt #define SDHC_SDCLK_XDIV_SHIFT 6
92 1.5 matt #define SDHC_SDCLK_XDIV_MASK 0x3
93 1.5 matt #define SDHC_SDCLK_CGM (1<<5)
94 1.2 matt #define SDHC_SDCLK_DVS_SHIFT 4
95 1.2 matt #define SDHC_SDCLK_DVS_MASK 0xf
96 1.1 nonaka #define SDHC_SDCLK_ENABLE (1<<2)
97 1.1 nonaka #define SDHC_INTCLK_STABLE (1<<1)
98 1.1 nonaka #define SDHC_INTCLK_ENABLE (1<<0)
99 1.1 nonaka #define SDHC_TIMEOUT_CTL 0x2e
100 1.1 nonaka #define SDHC_TIMEOUT_MAX 0x0e
101 1.1 nonaka #define SDHC_SOFTWARE_RESET 0x2f
102 1.4 matt #define SDHC_INIT_ACTIVE (1<<3)
103 1.1 nonaka #define SDHC_RESET_MASK 0x5
104 1.1 nonaka #define SDHC_RESET_DAT (1<<2)
105 1.1 nonaka #define SDHC_RESET_CMD (1<<1)
106 1.1 nonaka #define SDHC_RESET_ALL (1<<0)
107 1.1 nonaka #define SDHC_NINTR_STATUS 0x30
108 1.1 nonaka #define SDHC_ERROR_INTERRUPT (1<<15)
109 1.1 nonaka #define SDHC_CARD_INTERRUPT (1<<8)
110 1.1 nonaka #define SDHC_CARD_REMOVAL (1<<7)
111 1.1 nonaka #define SDHC_CARD_INSERTION (1<<6)
112 1.1 nonaka #define SDHC_BUFFER_READ_READY (1<<5)
113 1.1 nonaka #define SDHC_BUFFER_WRITE_READY (1<<4)
114 1.1 nonaka #define SDHC_DMA_INTERRUPT (1<<3)
115 1.1 nonaka #define SDHC_BLOCK_GAP_EVENT (1<<2)
116 1.1 nonaka #define SDHC_TRANSFER_COMPLETE (1<<1)
117 1.1 nonaka #define SDHC_COMMAND_COMPLETE (1<<0)
118 1.1 nonaka #define SDHC_NINTR_STATUS_MASK 0x81ff
119 1.1 nonaka #define SDHC_EINTR_STATUS 0x32
120 1.3 matt #define SDHC_DMA_ERROR (1<<12)
121 1.1 nonaka #define SDHC_AUTO_CMD12_ERROR (1<<8)
122 1.1 nonaka #define SDHC_CURRENT_LIMIT_ERROR (1<<7)
123 1.1 nonaka #define SDHC_DATA_END_BIT_ERROR (1<<6)
124 1.1 nonaka #define SDHC_DATA_CRC_ERROR (1<<5)
125 1.1 nonaka #define SDHC_DATA_TIMEOUT_ERROR (1<<4)
126 1.1 nonaka #define SDHC_CMD_INDEX_ERROR (1<<3)
127 1.1 nonaka #define SDHC_CMD_END_BIT_ERROR (1<<2)
128 1.1 nonaka #define SDHC_CMD_CRC_ERROR (1<<1)
129 1.1 nonaka #define SDHC_CMD_TIMEOUT_ERROR (1<<0)
130 1.1 nonaka #define SDHC_EINTR_STATUS_MASK 0x01ff /* excluding vendor signals */
131 1.1 nonaka #define SDHC_NINTR_STATUS_EN 0x34
132 1.1 nonaka #define SDHC_EINTR_STATUS_EN 0x36
133 1.1 nonaka #define SDHC_NINTR_SIGNAL_EN 0x38
134 1.1 nonaka #define SDHC_NINTR_SIGNAL_MASK 0x01ff
135 1.1 nonaka #define SDHC_EINTR_SIGNAL_EN 0x3a
136 1.1 nonaka #define SDHC_EINTR_SIGNAL_MASK 0x01ff /* excluding vendor signals */
137 1.1 nonaka #define SDHC_CMD12_ERROR_STATUS 0x3c
138 1.1 nonaka #define SDHC_CAPABILITIES 0x40
139 1.1 nonaka #define SDHC_VOLTAGE_SUPP_1_8V (1<<26)
140 1.1 nonaka #define SDHC_VOLTAGE_SUPP_3_0V (1<<25)
141 1.1 nonaka #define SDHC_VOLTAGE_SUPP_3_3V (1<<24)
142 1.1 nonaka #define SDHC_DMA_SUPPORT (1<<22)
143 1.1 nonaka #define SDHC_HIGH_SPEED_SUPP (1<<21)
144 1.1 nonaka #define SDHC_MAX_BLK_LEN_512 0
145 1.1 nonaka #define SDHC_MAX_BLK_LEN_1024 1
146 1.1 nonaka #define SDHC_MAX_BLK_LEN_2048 2
147 1.2 matt #define SDHC_MAX_BLK_LEN_4096 3
148 1.1 nonaka #define SDHC_MAX_BLK_LEN_SHIFT 16
149 1.1 nonaka #define SDHC_MAX_BLK_LEN_MASK 0x3
150 1.1 nonaka #define SDHC_BASE_FREQ_SHIFT 8
151 1.1 nonaka #define SDHC_BASE_FREQ_MASK 0x3f
152 1.1 nonaka #define SDHC_TIMEOUT_FREQ_UNIT (1<<7) /* 0=KHz, 1=MHz */
153 1.1 nonaka #define SDHC_TIMEOUT_FREQ_SHIFT 0
154 1.1 nonaka #define SDHC_TIMEOUT_FREQ_MASK 0x1f
155 1.1 nonaka #define SDHC_MAX_CAPABILITIES 0x48
156 1.3 matt #define SDHC_HOST_VER 0xFC
157 1.3 matt #define SDHC_VVN_MASK 0x0f
158 1.3 matt #define SDHC_VVN_SHIFT 0x04
159 1.3 matt #define SDHC_SVN_MASK 0x0f
160 1.3 matt #define SDHC_SVN_SHIFT 0x00
161 1.1 nonaka #define SDHC_SLOT_INTR_STATUS 0xfc
162 1.1 nonaka #define SDHC_HOST_CTL_VERSION 0xfe
163 1.1 nonaka #define SDHC_SPEC_VERS_SHIFT 0
164 1.1 nonaka #define SDHC_SPEC_VERS_MASK 0xff
165 1.1 nonaka #define SDHC_VENDOR_VERS_SHIFT 8
166 1.1 nonaka #define SDHC_VENDOR_VERS_MASK 0xff
167 1.4 matt #define SDHC_DMA_CTL 0x40c /* eSDHC */
168 1.4 matt #define SDHC_DMA_SNOOP 0x40
169 1.1 nonaka
170 1.6 nonaka /* SDHC_SPEC_VERS */
171 1.6 nonaka #define SDHC_SPEC_VERS_100 0x00
172 1.6 nonaka #define SDHC_SPEC_VERS_200 0x01
173 1.6 nonaka #define SDHC_SPEC_VERS_300 0x02
174 1.6 nonaka
175 1.1 nonaka /* SDHC_CAPABILITIES decoding */
176 1.1 nonaka #define SDHC_BASE_FREQ_KHZ(cap) \
177 1.1 nonaka ((((cap) >> SDHC_BASE_FREQ_SHIFT) & SDHC_BASE_FREQ_MASK) * 1000)
178 1.1 nonaka #define SDHC_TIMEOUT_FREQ(cap) \
179 1.1 nonaka (((cap) >> SDHC_TIMEOUT_FREQ_SHIFT) & SDHC_TIMEOUT_FREQ_MASK)
180 1.1 nonaka #define SDHC_TIMEOUT_FREQ_KHZ(cap) \
181 1.1 nonaka (((cap) & SDHC_TIMEOUT_FREQ_UNIT) ? \
182 1.1 nonaka SDHC_TIMEOUT_FREQ(cap) * 1000: \
183 1.1 nonaka SDHC_TIMEOUT_FREQ(cap))
184 1.1 nonaka
185 1.1 nonaka /* SDHC_HOST_CTL_VERSION decoding */
186 1.1 nonaka #define SDHC_SPEC_VERSION(hcv) \
187 1.1 nonaka (((hcv) >> SDHC_SPEC_VERS_SHIFT) & SDHC_SPEC_VERS_MASK)
188 1.1 nonaka #define SDHC_VENDOR_VERSION(hcv) \
189 1.1 nonaka (((hcv) >> SDHC_VENDOR_VERS_SHIFT) & SDHC_VENDOR_VERS_MASK)
190 1.1 nonaka
191 1.1 nonaka #define SDHC_PRESENT_STATE_BITS \
192 1.1 nonaka "\20\31CL\30D3L\27D2L\26D1L\25D0L\24WPS\23CD\22CSS\21CI" \
193 1.1 nonaka "\14BRE\13BWE\12RTA\11WTA\3DLA\2CID\1CIC"
194 1.1 nonaka #define SDHC_NINTR_STATUS_BITS \
195 1.1 nonaka "\20\20ERROR\11CARD\10REMOVAL\7INSERTION\6READ\5WRITE" \
196 1.1 nonaka "\4DMA\3GAP\2XFER\1CMD"
197 1.1 nonaka #define SDHC_EINTR_STATUS_BITS \
198 1.1 nonaka "\20\11ACMD12\10CL\7DEB\6DCRC\5DT\4CI\3CEB\2CCRC\1CT"
199 1.1 nonaka #define SDHC_CAPABILITIES_BITS \
200 1.1 nonaka "\20\33Vdd1.8V\32Vdd3.0V\31Vdd3.3V\30SUSPEND\27DMA\26HIGHSPEED"
201 1.1 nonaka
202 1.1 nonaka #endif /* _SDHCREG_H_ */
203