pxg.c revision 1.10 1 1.10 atatat /* $NetBSD: pxg.c,v 1.10 2002/03/17 19:41:02 atatat Exp $ */
2 1.1 ad
3 1.1 ad /*-
4 1.3 ad * Copyright (c) 1999, 2000, 2001 The NetBSD Foundation, Inc.
5 1.1 ad * All rights reserved.
6 1.1 ad *
7 1.1 ad * This code is derived from software contributed to The NetBSD Foundation
8 1.1 ad * by Andrew Doran.
9 1.1 ad *
10 1.1 ad * Redistribution and use in source and binary forms, with or without
11 1.1 ad * modification, are permitted provided that the following conditions
12 1.1 ad * are met:
13 1.1 ad * 1. Redistributions of source code must retain the above copyright
14 1.1 ad * notice, this list of conditions and the following disclaimer.
15 1.1 ad * 2. Redistributions in binary form must reproduce the above copyright
16 1.1 ad * notice, this list of conditions and the following disclaimer in the
17 1.1 ad * documentation and/or other materials provided with the distribution.
18 1.1 ad * 3. All advertising materials mentioning features or use of this software
19 1.1 ad * must display the following acknowledgement:
20 1.1 ad * This product includes software developed by the NetBSD
21 1.1 ad * Foundation, Inc. and its contributors.
22 1.1 ad * 4. Neither the name of The NetBSD Foundation nor the names of its
23 1.1 ad * contributors may be used to endorse or promote products derived
24 1.1 ad * from this software without specific prior written permission.
25 1.1 ad *
26 1.1 ad * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
27 1.1 ad * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
28 1.1 ad * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
29 1.1 ad * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
30 1.1 ad * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
31 1.1 ad * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
32 1.1 ad * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
33 1.1 ad * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
34 1.1 ad * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
35 1.1 ad * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
36 1.1 ad * POSSIBILITY OF SUCH DAMAGE.
37 1.1 ad */
38 1.1 ad
39 1.1 ad /*
40 1.1 ad * Driver for DEC PixelStamp graphics accelerators with onboard SRAM and
41 1.1 ad * Intel i860 co-processor (PMAG-D, E and F).
42 1.1 ad */
43 1.7 lukem
44 1.7 lukem #include <sys/cdefs.h>
45 1.10 atatat __KERNEL_RCSID(0, "$NetBSD: pxg.c,v 1.10 2002/03/17 19:41:02 atatat Exp $");
46 1.1 ad
47 1.1 ad #include <sys/param.h>
48 1.1 ad #include <sys/systm.h>
49 1.1 ad #include <sys/device.h>
50 1.1 ad #include <sys/malloc.h>
51 1.1 ad #include <sys/callout.h>
52 1.2 ad #include <sys/proc.h>
53 1.1 ad
54 1.1 ad #if defined(pmax)
55 1.1 ad #include <mips/cpuregs.h>
56 1.1 ad #elif defined(alpha)
57 1.1 ad #include <alpha/alpha_cpu.h>
58 1.1 ad #endif
59 1.1 ad
60 1.1 ad #include <machine/autoconf.h>
61 1.1 ad #include <machine/cpu.h>
62 1.1 ad #include <machine/bus.h>
63 1.1 ad
64 1.1 ad #include <dev/cons.h>
65 1.1 ad
66 1.1 ad #include <dev/wscons/wsconsio.h>
67 1.1 ad #include <dev/wscons/wsdisplayvar.h>
68 1.1 ad
69 1.1 ad #include <dev/ic/bt459reg.h>
70 1.1 ad
71 1.1 ad #include <dev/tc/tcvar.h>
72 1.1 ad #include <dev/tc/sticreg.h>
73 1.6 ad #include <dev/tc/sticio.h>
74 1.1 ad #include <dev/tc/sticvar.h>
75 1.6 ad #include <dev/tc/pxgvar.h>
76 1.1 ad
77 1.1 ad #define PXG_STIC_POLL_OFFSET 0x000000 /* STIC DMA poll space */
78 1.1 ad #define PXG_STAMP_OFFSET 0x0c0000 /* pixelstamp space on STIC */
79 1.1 ad #define PXG_STIC_OFFSET 0x180000 /* STIC registers */
80 1.3 ad #define PXG_SRAM_OFFSET 0x200000 /* 128 or 256kB of SRAM */
81 1.2 ad #define PXG_HOST_INTR_OFFSET 0x280000 /* i860 host interrupt */
82 1.2 ad #define PXG_COPROC_INTR_OFFSET 0x2c0000 /* i860 coprocessor interrupt */
83 1.1 ad #define PXG_VDAC_OFFSET 0x300000 /* VDAC registers (bt459) */
84 1.1 ad #define PXG_VDAC_RESET_OFFSET 0x340000 /* VDAC reset register */
85 1.1 ad #define PXG_ROM_OFFSET 0x380000 /* ROM code */
86 1.2 ad #define PXG_I860_START_OFFSET 0x380000 /* i860 start register */
87 1.2 ad #define PXG_I860_RESET_OFFSET 0x3c0000 /* i860 stop register */
88 1.1 ad
89 1.6 ad void pxg_attach(struct device *, struct device *, void *);
90 1.6 ad int pxg_intr(void *);
91 1.6 ad int pxg_match(struct device *, struct cfdata *, void *);
92 1.6 ad
93 1.6 ad void pxg_init(struct stic_info *);
94 1.6 ad int pxg_ioctl(struct stic_info *, u_long, caddr_t, int, struct proc *);
95 1.6 ad u_int32_t *pxg_pbuf_get(struct stic_info *);
96 1.6 ad int pxg_pbuf_post(struct stic_info *, u_int32_t *);
97 1.6 ad int pxg_probe_planes(struct stic_info *);
98 1.6 ad int pxg_probe_sram(struct stic_info *);
99 1.1 ad
100 1.1 ad void pxg_cnattach(tc_addr_t);
101 1.1 ad
102 1.1 ad struct pxg_softc {
103 1.1 ad struct device pxg_dv;
104 1.1 ad struct stic_info *pxg_si;
105 1.1 ad };
106 1.1 ad
107 1.1 ad struct cfattach pxg_ca = {
108 1.1 ad sizeof(struct pxg_softc), pxg_match, pxg_attach
109 1.1 ad };
110 1.1 ad
111 1.1 ad static const char *pxg_types[] = {
112 1.5 ad "PMAG-DA ",
113 1.5 ad "PMAG-FA ",
114 1.5 ad "PMAG-FB ",
115 1.5 ad "PMAGB-FA",
116 1.5 ad "PMAGB-FB",
117 1.1 ad };
118 1.1 ad
119 1.6 ad int
120 1.1 ad pxg_match(struct device *parent, struct cfdata *match, void *aux)
121 1.1 ad {
122 1.1 ad struct tc_attach_args *ta;
123 1.1 ad int i;
124 1.1 ad
125 1.1 ad ta = aux;
126 1.1 ad
127 1.5 ad for (i = 0; i < sizeof(pxg_types) / sizeof(pxg_types[0]); i++)
128 1.1 ad if (strncmp(pxg_types[i], ta->ta_modname, TC_ROM_LLEN) == 0)
129 1.1 ad return (1);
130 1.1 ad
131 1.1 ad return (0);
132 1.1 ad }
133 1.1 ad
134 1.6 ad void
135 1.1 ad pxg_attach(struct device *parent, struct device *self, void *aux)
136 1.1 ad {
137 1.1 ad struct stic_info *si;
138 1.1 ad struct tc_attach_args *ta;
139 1.1 ad struct pxg_softc *pxg;
140 1.5 ad int console;
141 1.1 ad
142 1.1 ad pxg = (struct pxg_softc *)self;
143 1.1 ad ta = (struct tc_attach_args *)aux;
144 1.1 ad
145 1.1 ad if (ta->ta_addr == stic_consinfo.si_slotbase) {
146 1.1 ad si = &stic_consinfo;
147 1.1 ad console = 1;
148 1.1 ad } else {
149 1.1 ad if (stic_consinfo.si_slotbase == NULL)
150 1.1 ad si = &stic_consinfo;
151 1.1 ad else {
152 1.9 tsutsui si = malloc(sizeof(*si), M_DEVBUF, M_NOWAIT|M_ZERO);
153 1.1 ad }
154 1.1 ad si->si_slotbase = ta->ta_addr;
155 1.1 ad pxg_init(si);
156 1.1 ad console = 0;
157 1.1 ad }
158 1.1 ad
159 1.1 ad pxg->pxg_si = si;
160 1.6 ad si->si_dv = self;
161 1.1 ad tc_intr_establish(parent, ta->ta_cookie, IPL_TTY, pxg_intr, si);
162 1.1 ad
163 1.5 ad printf(": %d plane, %dx%d stamp, %dkB SRAM\n", si->si_depth,
164 1.5 ad si->si_stampw, si->si_stamph, (int)si->si_buf_size >> 10);
165 1.1 ad
166 1.1 ad stic_attach(self, si, console);
167 1.6 ad
168 1.6 ad #ifdef notyet
169 1.6 ad /* Load the co-processor "firmware". */
170 1.6 ad for (i = 0; i < sizeof(pxg_fwsegs) / sizeof(pxg_fwsegs[0]); i++)
171 1.6 ad pxg_load_fwseg(si, &pxg_fwsegs[i]);
172 1.6 ad
173 1.6 ad /* Start the i860. */
174 1.6 ad si->si_slotbase[PXG_I860_START_OFFSET >> 2] = 1;
175 1.6 ad tc_wmb();
176 1.6 ad tc_syncbus();
177 1.6 ad DELAY(40000);
178 1.6 ad #endif
179 1.1 ad }
180 1.1 ad
181 1.1 ad void
182 1.1 ad pxg_cnattach(tc_addr_t addr)
183 1.1 ad {
184 1.1 ad struct stic_info *si;
185 1.1 ad
186 1.1 ad si = &stic_consinfo;
187 1.1 ad si->si_slotbase = addr;
188 1.1 ad pxg_init(si);
189 1.1 ad stic_cnattach(si);
190 1.1 ad }
191 1.1 ad
192 1.6 ad void
193 1.1 ad pxg_init(struct stic_info *si)
194 1.1 ad {
195 1.1 ad volatile u_int32_t *slot;
196 1.1 ad caddr_t kva;
197 1.1 ad
198 1.4 ad kva = (caddr_t)si->si_slotbase;
199 1.1 ad
200 1.1 ad si->si_vdac = (u_int32_t *)(kva + PXG_VDAC_OFFSET);
201 1.1 ad si->si_vdac_reset = (u_int32_t *)(kva + PXG_VDAC_RESET_OFFSET);
202 1.1 ad si->si_stic = (volatile struct stic_regs *)(kva + PXG_STIC_OFFSET);
203 1.1 ad si->si_stamp = (u_int32_t *)(kva + PXG_STAMP_OFFSET);
204 1.4 ad si->si_buf = (u_int32_t *)(kva + PXG_SRAM_OFFSET);
205 1.4 ad si->si_buf_phys = STIC_KSEG_TO_PHYS(si->si_buf);
206 1.1 ad si->si_buf_size = pxg_probe_sram(si);
207 1.1 ad si->si_disptype = WSDISPLAY_TYPE_PXG;
208 1.6 ad si->si_sxc = (volatile struct stic_xcomm *)si->si_buf;
209 1.1 ad
210 1.1 ad si->si_pbuf_get = pxg_pbuf_get;
211 1.1 ad si->si_pbuf_post = pxg_pbuf_post;
212 1.2 ad si->si_ioctl = pxg_ioctl;
213 1.1 ad
214 1.1 ad /* Disable the co-processor. */
215 1.4 ad slot = (volatile u_int32_t *)kva;
216 1.2 ad slot[PXG_I860_RESET_OFFSET >> 2] = 0;
217 1.4 ad tc_wmb();
218 1.1 ad slot[PXG_HOST_INTR_OFFSET >> 2] = 0;
219 1.4 ad tc_wmb();
220 1.1 ad tc_syncbus();
221 1.1 ad DELAY(40000);
222 1.1 ad
223 1.1 ad /* XXX Check for a second PixelStamp. */
224 1.1 ad if (((si->si_stic->sr_modcl & 0x600) >> 9) > 1)
225 1.1 ad si->si_depth = 24;
226 1.1 ad else
227 1.1 ad si->si_depth = pxg_probe_planes(si);
228 1.1 ad
229 1.1 ad stic_init(si);
230 1.1 ad }
231 1.1 ad
232 1.6 ad int
233 1.1 ad pxg_probe_sram(struct stic_info *si)
234 1.1 ad {
235 1.1 ad volatile u_int32_t *a, *b;
236 1.1 ad
237 1.4 ad a = (volatile u_int32_t *)si->si_slotbase + (PXG_SRAM_OFFSET >> 2);
238 1.4 ad b = a + (0x20000 >> 2);
239 1.1 ad *a = 4321;
240 1.1 ad *b = 1234;
241 1.4 ad tc_mb();
242 1.1 ad return ((*a == *b) ? 0x20000 : 0x40000);
243 1.1 ad }
244 1.1 ad
245 1.6 ad int
246 1.1 ad pxg_probe_planes(struct stic_info *si)
247 1.1 ad {
248 1.1 ad volatile u_int32_t *vdac;
249 1.1 ad int id;
250 1.1 ad
251 1.1 ad /*
252 1.1 ad * For the visible framebuffer (# 0), we can cheat and use the VDAC
253 1.1 ad * ID.
254 1.1 ad */
255 1.1 ad vdac = si->si_vdac;
256 1.1 ad vdac[BT459_REG_ADDR_LOW] = (BT459_IREG_ID & 0xff) |
257 1.1 ad ((BT459_IREG_ID & 0xff) << 8) | ((BT459_IREG_ID & 0xff) << 16);
258 1.1 ad vdac[BT459_REG_ADDR_HIGH] = ((BT459_IREG_ID & 0xff00) >> 8) |
259 1.1 ad (BT459_IREG_ID & 0xff00) | ((BT459_IREG_ID & 0xff00) << 8);
260 1.4 ad tc_mb();
261 1.1 ad id = vdac[BT459_REG_IREG_DATA] & 0x00ffffff;
262 1.1 ad
263 1.1 ad /* 3 VDACs */
264 1.1 ad if (id == 0x004a4a4a)
265 1.1 ad return (24);
266 1.1 ad
267 1.1 ad /* 1 VDAC */
268 1.1 ad if ((id & 0xff0000) == 0x4a0000 || (id & 0x00ff00) == 0x004a00 ||
269 1.1 ad (id & 0x0000ff) == 0x00004a)
270 1.1 ad return (8);
271 1.1 ad
272 1.1 ad /* XXX Assume 8 planes. */
273 1.1 ad printf("pxg_probe_planes: invalid VDAC ID %x\n", id);
274 1.1 ad return (8);
275 1.1 ad }
276 1.1 ad
277 1.6 ad int
278 1.1 ad pxg_intr(void *cookie)
279 1.1 ad {
280 1.6 ad #ifdef notyet
281 1.1 ad struct stic_info *si;
282 1.1 ad volatile struct stic_regs *sr;
283 1.1 ad volatile u_int32_t *hi;
284 1.1 ad u_int32_t state;
285 1.1 ad int it;
286 1.1 ad
287 1.1 ad si = cookie;
288 1.1 ad sr = si->si_stic;
289 1.1 ad state = sr->sr_ipdvint;
290 1.4 ad hi = (volatile u_int32_t *)si->si_slotbase +
291 1.4 ad (PXG_HOST_INTR_OFFSET / sizeof(u_int32_t));
292 1.1 ad
293 1.1 ad /* Clear the interrupt condition */
294 1.1 ad it = hi[0] & 15;
295 1.1 ad hi[0] = 0;
296 1.1 ad tc_wmb();
297 1.1 ad hi[2] = 0;
298 1.1 ad tc_wmb();
299 1.1 ad
300 1.6 ad switch (it) {
301 1.6 ad case 3:
302 1.6 ad sr->sr_ipdvint = STIC_INT_V_WE | STIC_INT_V_EN;
303 1.1 ad tc_wmb();
304 1.1 ad stic_flush(si);
305 1.6 ad break;
306 1.1 ad }
307 1.6 ad #else
308 1.6 ad printf("pxg_intr: how did this happen?\n");
309 1.6 ad #endif
310 1.1 ad return (1);
311 1.1 ad }
312 1.1 ad
313 1.6 ad u_int32_t *
314 1.1 ad pxg_pbuf_get(struct stic_info *si)
315 1.1 ad {
316 1.6 ad u_long off;
317 1.1 ad
318 1.1 ad si->si_pbuf_select ^= STIC_PACKET_SIZE;
319 1.6 ad off = si->si_pbuf_select + STIC_XCOMM_SIZE;
320 1.6 ad return ((u_int32_t *)((caddr_t)si->si_buf + off));
321 1.1 ad }
322 1.1 ad
323 1.6 ad int
324 1.1 ad pxg_pbuf_post(struct stic_info *si, u_int32_t *buf)
325 1.1 ad {
326 1.4 ad volatile u_int32_t *poll, junk;
327 1.4 ad volatile struct stic_regs *sr;
328 1.1 ad u_long v;
329 1.1 ad int c;
330 1.1 ad
331 1.4 ad sr = si->si_stic;
332 1.4 ad
333 1.1 ad /* Get address of poll register for this buffer. */
334 1.1 ad v = ((u_long)buf - (u_long)si->si_buf) >> 9;
335 1.4 ad poll = (volatile u_int32_t *)((caddr_t)si->si_slotbase + v);
336 1.1 ad
337 1.1 ad /*
338 1.1 ad * Read the poll register and make sure the stamp wants to accept
339 1.1 ad * our packet. This read will initiate the DMA. Don't wait for
340 1.1 ad * ever, just in case something's wrong.
341 1.1 ad */
342 1.4 ad tc_mb();
343 1.1 ad
344 1.1 ad for (c = STAMP_RETRIES; c != 0; c--) {
345 1.4 ad if ((sr->sr_ipdvint & STIC_INT_P) != 0) {
346 1.6 ad sr->sr_ipdvint = STIC_INT_P_WE;
347 1.4 ad tc_wmb();
348 1.4 ad junk = *poll;
349 1.3 ad return (0);
350 1.4 ad }
351 1.1 ad DELAY(STAMP_DELAY);
352 1.1 ad }
353 1.1 ad
354 1.1 ad /* STIC has lost the plot, punish it. */
355 1.1 ad stic_reset(si);
356 1.1 ad return (-1);
357 1.2 ad }
358 1.2 ad
359 1.6 ad int
360 1.2 ad pxg_ioctl(struct stic_info *si, u_long cmd, caddr_t data, int flag,
361 1.2 ad struct proc *p)
362 1.2 ad {
363 1.6 ad struct stic_xinfo *sxi;
364 1.4 ad volatile u_int32_t *ptr;
365 1.6 ad int rv, s;
366 1.2 ad
367 1.6 ad switch (cmd) {
368 1.6 ad case STICIO_START860:
369 1.6 ad case STICIO_RESET860:
370 1.2 ad if ((rv = suser(p->p_ucred, &p->p_acflag)) != 0)
371 1.2 ad return (rv);
372 1.6 ad if (si->si_dispmode != WSDISPLAYIO_MODE_MAPPED)
373 1.6 ad return (EBUSY);
374 1.4 ad ptr = (volatile u_int32_t *)si->si_slotbase;
375 1.6 ad break;
376 1.6 ad }
377 1.6 ad
378 1.6 ad switch (cmd) {
379 1.6 ad case STICIO_START860:
380 1.6 ad s = spltty();
381 1.6 ad ptr[PXG_I860_START_OFFSET >> 2] = 1;
382 1.4 ad tc_wmb();
383 1.6 ad splx(s);
384 1.2 ad rv = 0;
385 1.6 ad break;
386 1.6 ad
387 1.6 ad case STICIO_RESET860:
388 1.6 ad s = spltty();
389 1.6 ad ptr[PXG_I860_RESET_OFFSET >> 2] = 0;
390 1.6 ad tc_wmb();
391 1.6 ad splx(s);
392 1.6 ad rv = 0;
393 1.6 ad break;
394 1.6 ad
395 1.6 ad case STICIO_GXINFO:
396 1.6 ad sxi = (struct stic_xinfo *)data;
397 1.6 ad sxi->sxi_unit = si->si_unit;
398 1.6 ad sxi->sxi_stampw = si->si_stampw;
399 1.6 ad sxi->sxi_stamph = si->si_stamph;
400 1.6 ad sxi->sxi_buf_size = si->si_buf_size;
401 1.6 ad sxi->sxi_buf_phys = 0;
402 1.6 ad sxi->sxi_buf_pktoff = STIC_XCOMM_SIZE;
403 1.6 ad sxi->sxi_buf_pktcnt = 2;
404 1.6 ad sxi->sxi_buf_imgoff = STIC_XCOMM_SIZE + STIC_PACKET_SIZE * 2;
405 1.6 ad rv = 0;
406 1.6 ad break;
407 1.6 ad
408 1.6 ad default:
409 1.10 atatat rv = EPASSTHROUGH;
410 1.6 ad break;
411 1.6 ad }
412 1.2 ad
413 1.2 ad return (rv);
414 1.1 ad }
415 1.6 ad
416 1.6 ad #ifdef notyet
417 1.6 ad void
418 1.6 ad pxg_load_fwseg(struct stic_info *si, struct pxg_fwseg *pfs)
419 1.6 ad {
420 1.6 ad const u_int32_t *src;
421 1.6 ad u_int32_t *dst;
422 1.6 ad u_int left, i;
423 1.6 ad
424 1.6 ad dst = (u_int32_t *)((caddr_t)si->si_buf + pfs->pfs_addr);
425 1.6 ad src = pfs->pfs_data;
426 1.6 ad
427 1.6 ad for (left = pfs->pfs_compsize; left != 0; left -= 4) {
428 1.6 ad if (src[0] == PXGFW_RLE_MAGIC) {
429 1.6 ad for (i = src[2]; i != 0; i--)
430 1.6 ad *dst++ = src[1];
431 1.6 ad src += 3;
432 1.6 ad } else {
433 1.6 ad *dst++ = src[0];
434 1.6 ad src++;
435 1.6 ad }
436 1.6 ad }
437 1.6 ad
438 1.6 ad if (src == NULL)
439 1.6 ad memset(dst, 0, pfs->pfs_realsize);
440 1.6 ad }
441 1.6 ad #endif
442