1 1.2 riastrad /* $NetBSD: rv770_smc.h,v 1.3 2021/12/18 23:45:43 riastradh Exp $ */ 2 1.2 riastrad 3 1.1 riastrad /* 4 1.1 riastrad * Copyright 2011 Advanced Micro Devices, Inc. 5 1.1 riastrad * 6 1.1 riastrad * Permission is hereby granted, free of charge, to any person obtaining a 7 1.1 riastrad * copy of this software and associated documentation files (the "Software"), 8 1.1 riastrad * to deal in the Software without restriction, including without limitation 9 1.1 riastrad * the rights to use, copy, modify, merge, publish, distribute, sublicense, 10 1.1 riastrad * and/or sell copies of the Software, and to permit persons to whom the 11 1.1 riastrad * Software is furnished to do so, subject to the following conditions: 12 1.1 riastrad * 13 1.1 riastrad * The above copyright notice and this permission notice shall be included in 14 1.1 riastrad * all copies or substantial portions of the Software. 15 1.1 riastrad * 16 1.1 riastrad * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 17 1.1 riastrad * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 18 1.1 riastrad * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 19 1.1 riastrad * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR 20 1.1 riastrad * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, 21 1.1 riastrad * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 22 1.1 riastrad * OTHER DEALINGS IN THE SOFTWARE. 23 1.1 riastrad * 24 1.1 riastrad */ 25 1.1 riastrad #ifndef __RV770_SMC_H__ 26 1.1 riastrad #define __RV770_SMC_H__ 27 1.1 riastrad 28 1.1 riastrad #include "ppsmc.h" 29 1.1 riastrad 30 1.1 riastrad #pragma pack(push, 1) 31 1.1 riastrad 32 1.1 riastrad #define RV770_SMC_TABLE_ADDRESS 0xB000 33 1.1 riastrad 34 1.1 riastrad #define RV770_SMC_PERFORMANCE_LEVELS_PER_SWSTATE 3 35 1.1 riastrad 36 1.1 riastrad struct RV770_SMC_SCLK_VALUE 37 1.1 riastrad { 38 1.1 riastrad uint32_t vCG_SPLL_FUNC_CNTL; 39 1.1 riastrad uint32_t vCG_SPLL_FUNC_CNTL_2; 40 1.1 riastrad uint32_t vCG_SPLL_FUNC_CNTL_3; 41 1.1 riastrad uint32_t vCG_SPLL_SPREAD_SPECTRUM; 42 1.1 riastrad uint32_t vCG_SPLL_SPREAD_SPECTRUM_2; 43 1.1 riastrad uint32_t sclk_value; 44 1.1 riastrad }; 45 1.1 riastrad 46 1.1 riastrad typedef struct RV770_SMC_SCLK_VALUE RV770_SMC_SCLK_VALUE; 47 1.1 riastrad 48 1.1 riastrad struct RV770_SMC_MCLK_VALUE 49 1.1 riastrad { 50 1.1 riastrad uint32_t vMPLL_AD_FUNC_CNTL; 51 1.1 riastrad uint32_t vMPLL_AD_FUNC_CNTL_2; 52 1.1 riastrad uint32_t vMPLL_DQ_FUNC_CNTL; 53 1.1 riastrad uint32_t vMPLL_DQ_FUNC_CNTL_2; 54 1.1 riastrad uint32_t vMCLK_PWRMGT_CNTL; 55 1.1 riastrad uint32_t vDLL_CNTL; 56 1.1 riastrad uint32_t vMPLL_SS; 57 1.1 riastrad uint32_t vMPLL_SS2; 58 1.1 riastrad uint32_t mclk_value; 59 1.1 riastrad }; 60 1.1 riastrad 61 1.1 riastrad typedef struct RV770_SMC_MCLK_VALUE RV770_SMC_MCLK_VALUE; 62 1.1 riastrad 63 1.1 riastrad 64 1.1 riastrad struct RV730_SMC_MCLK_VALUE 65 1.1 riastrad { 66 1.1 riastrad uint32_t vMCLK_PWRMGT_CNTL; 67 1.1 riastrad uint32_t vDLL_CNTL; 68 1.1 riastrad uint32_t vMPLL_FUNC_CNTL; 69 1.1 riastrad uint32_t vMPLL_FUNC_CNTL2; 70 1.1 riastrad uint32_t vMPLL_FUNC_CNTL3; 71 1.1 riastrad uint32_t vMPLL_SS; 72 1.1 riastrad uint32_t vMPLL_SS2; 73 1.1 riastrad uint32_t mclk_value; 74 1.1 riastrad }; 75 1.1 riastrad 76 1.1 riastrad typedef struct RV730_SMC_MCLK_VALUE RV730_SMC_MCLK_VALUE; 77 1.1 riastrad 78 1.1 riastrad struct RV770_SMC_VOLTAGE_VALUE 79 1.1 riastrad { 80 1.1 riastrad uint16_t value; 81 1.1 riastrad uint8_t index; 82 1.1 riastrad uint8_t padding; 83 1.1 riastrad }; 84 1.1 riastrad 85 1.1 riastrad typedef struct RV770_SMC_VOLTAGE_VALUE RV770_SMC_VOLTAGE_VALUE; 86 1.1 riastrad 87 1.1 riastrad union RV7XX_SMC_MCLK_VALUE 88 1.1 riastrad { 89 1.1 riastrad RV770_SMC_MCLK_VALUE mclk770; 90 1.1 riastrad RV730_SMC_MCLK_VALUE mclk730; 91 1.1 riastrad }; 92 1.1 riastrad 93 1.1 riastrad typedef union RV7XX_SMC_MCLK_VALUE RV7XX_SMC_MCLK_VALUE, *LPRV7XX_SMC_MCLK_VALUE; 94 1.1 riastrad 95 1.1 riastrad struct RV770_SMC_HW_PERFORMANCE_LEVEL 96 1.1 riastrad { 97 1.1 riastrad uint8_t arbValue; 98 1.1 riastrad union{ 99 1.1 riastrad uint8_t seqValue; 100 1.1 riastrad uint8_t ACIndex; 101 1.1 riastrad }; 102 1.1 riastrad uint8_t displayWatermark; 103 1.1 riastrad uint8_t gen2PCIE; 104 1.1 riastrad uint8_t gen2XSP; 105 1.1 riastrad uint8_t backbias; 106 1.1 riastrad uint8_t strobeMode; 107 1.1 riastrad uint8_t mcFlags; 108 1.1 riastrad uint32_t aT; 109 1.1 riastrad uint32_t bSP; 110 1.1 riastrad RV770_SMC_SCLK_VALUE sclk; 111 1.1 riastrad RV7XX_SMC_MCLK_VALUE mclk; 112 1.1 riastrad RV770_SMC_VOLTAGE_VALUE vddc; 113 1.1 riastrad RV770_SMC_VOLTAGE_VALUE mvdd; 114 1.1 riastrad RV770_SMC_VOLTAGE_VALUE vddci; 115 1.1 riastrad uint8_t reserved1; 116 1.1 riastrad uint8_t reserved2; 117 1.1 riastrad uint8_t stateFlags; 118 1.1 riastrad uint8_t padding; 119 1.1 riastrad }; 120 1.1 riastrad 121 1.1 riastrad #define SMC_STROBE_RATIO 0x0F 122 1.1 riastrad #define SMC_STROBE_ENABLE 0x10 123 1.1 riastrad 124 1.1 riastrad #define SMC_MC_EDC_RD_FLAG 0x01 125 1.1 riastrad #define SMC_MC_EDC_WR_FLAG 0x02 126 1.1 riastrad #define SMC_MC_RTT_ENABLE 0x04 127 1.1 riastrad #define SMC_MC_STUTTER_EN 0x08 128 1.1 riastrad 129 1.1 riastrad typedef struct RV770_SMC_HW_PERFORMANCE_LEVEL RV770_SMC_HW_PERFORMANCE_LEVEL; 130 1.1 riastrad 131 1.1 riastrad struct RV770_SMC_SWSTATE 132 1.1 riastrad { 133 1.1 riastrad uint8_t flags; 134 1.1 riastrad uint8_t padding1; 135 1.1 riastrad uint8_t padding2; 136 1.1 riastrad uint8_t padding3; 137 1.1 riastrad RV770_SMC_HW_PERFORMANCE_LEVEL levels[RV770_SMC_PERFORMANCE_LEVELS_PER_SWSTATE]; 138 1.1 riastrad }; 139 1.1 riastrad 140 1.1 riastrad typedef struct RV770_SMC_SWSTATE RV770_SMC_SWSTATE; 141 1.1 riastrad 142 1.1 riastrad #define RV770_SMC_VOLTAGEMASK_VDDC 0 143 1.1 riastrad #define RV770_SMC_VOLTAGEMASK_MVDD 1 144 1.1 riastrad #define RV770_SMC_VOLTAGEMASK_VDDCI 2 145 1.1 riastrad #define RV770_SMC_VOLTAGEMASK_MAX 4 146 1.1 riastrad 147 1.1 riastrad struct RV770_SMC_VOLTAGEMASKTABLE 148 1.1 riastrad { 149 1.1 riastrad uint8_t highMask[RV770_SMC_VOLTAGEMASK_MAX]; 150 1.1 riastrad uint32_t lowMask[RV770_SMC_VOLTAGEMASK_MAX]; 151 1.1 riastrad }; 152 1.1 riastrad 153 1.1 riastrad typedef struct RV770_SMC_VOLTAGEMASKTABLE RV770_SMC_VOLTAGEMASKTABLE; 154 1.1 riastrad 155 1.1 riastrad #define MAX_NO_VREG_STEPS 32 156 1.1 riastrad 157 1.1 riastrad struct RV770_SMC_STATETABLE 158 1.1 riastrad { 159 1.1 riastrad uint8_t thermalProtectType; 160 1.1 riastrad uint8_t systemFlags; 161 1.1 riastrad uint8_t maxVDDCIndexInPPTable; 162 1.1 riastrad uint8_t extraFlags; 163 1.1 riastrad uint8_t highSMIO[MAX_NO_VREG_STEPS]; 164 1.1 riastrad uint32_t lowSMIO[MAX_NO_VREG_STEPS]; 165 1.1 riastrad RV770_SMC_VOLTAGEMASKTABLE voltageMaskTable; 166 1.1 riastrad RV770_SMC_SWSTATE initialState; 167 1.1 riastrad RV770_SMC_SWSTATE ACPIState; 168 1.1 riastrad RV770_SMC_SWSTATE driverState; 169 1.1 riastrad RV770_SMC_SWSTATE ULVState; 170 1.1 riastrad }; 171 1.1 riastrad 172 1.1 riastrad typedef struct RV770_SMC_STATETABLE RV770_SMC_STATETABLE; 173 1.1 riastrad 174 1.1 riastrad #define PPSMC_STATEFLAG_AUTO_PULSE_SKIP 0x01 175 1.1 riastrad 176 1.1 riastrad #pragma pack(pop) 177 1.1 riastrad 178 1.1 riastrad #define RV770_SMC_SOFT_REGISTERS_START 0x104 179 1.1 riastrad 180 1.1 riastrad #define RV770_SMC_SOFT_REGISTER_mclk_chg_timeout 0x0 181 1.1 riastrad #define RV770_SMC_SOFT_REGISTER_baby_step_timer 0x8 182 1.1 riastrad #define RV770_SMC_SOFT_REGISTER_delay_bbias 0xC 183 1.1 riastrad #define RV770_SMC_SOFT_REGISTER_delay_vreg 0x10 184 1.1 riastrad #define RV770_SMC_SOFT_REGISTER_delay_acpi 0x2C 185 1.1 riastrad #define RV770_SMC_SOFT_REGISTER_seq_index 0x64 186 1.1 riastrad #define RV770_SMC_SOFT_REGISTER_mvdd_chg_time 0x68 187 1.1 riastrad #define RV770_SMC_SOFT_REGISTER_mclk_switch_lim 0x78 188 1.1 riastrad #define RV770_SMC_SOFT_REGISTER_mc_block_delay 0x90 189 1.1 riastrad #define RV770_SMC_SOFT_REGISTER_uvd_enabled 0x9C 190 1.1 riastrad #define RV770_SMC_SOFT_REGISTER_is_asic_lombok 0xA0 191 1.1 riastrad 192 1.1 riastrad int rv770_copy_bytes_to_smc(struct radeon_device *rdev, 193 1.1 riastrad u16 smc_start_address, const u8 *src, 194 1.1 riastrad u16 byte_count, u16 limit); 195 1.1 riastrad void rv770_start_smc(struct radeon_device *rdev); 196 1.1 riastrad void rv770_reset_smc(struct radeon_device *rdev); 197 1.1 riastrad void rv770_stop_smc_clock(struct radeon_device *rdev); 198 1.1 riastrad void rv770_start_smc_clock(struct radeon_device *rdev); 199 1.1 riastrad bool rv770_is_smc_running(struct radeon_device *rdev); 200 1.1 riastrad PPSMC_Result rv770_send_msg_to_smc(struct radeon_device *rdev, PPSMC_Msg msg); 201 1.1 riastrad PPSMC_Result rv770_wait_for_smc_inactive(struct radeon_device *rdev); 202 1.1 riastrad int rv770_read_smc_sram_dword(struct radeon_device *rdev, 203 1.1 riastrad u16 smc_address, u32 *value, u16 limit); 204 1.1 riastrad int rv770_write_smc_sram_dword(struct radeon_device *rdev, 205 1.1 riastrad u16 smc_address, u32 value, u16 limit); 206 1.1 riastrad int rv770_load_smc_ucode(struct radeon_device *rdev, 207 1.1 riastrad u16 limit); 208 1.1 riastrad 209 1.1 riastrad #endif 210