1 1.2 riastrad /* $NetBSD: smu7_fusion.h,v 1.3 2021/12/18 23:45:43 riastradh Exp $ */ 2 1.2 riastrad 3 1.1 riastrad /* 4 1.1 riastrad * Copyright 2013 Advanced Micro Devices, Inc. 5 1.1 riastrad * 6 1.1 riastrad * Permission is hereby granted, free of charge, to any person obtaining a 7 1.1 riastrad * copy of this software and associated documentation files (the "Software"), 8 1.1 riastrad * to deal in the Software without restriction, including without limitation 9 1.1 riastrad * the rights to use, copy, modify, merge, publish, distribute, sublicense, 10 1.1 riastrad * and/or sell copies of the Software, and to permit persons to whom the 11 1.1 riastrad * Software is furnished to do so, subject to the following conditions: 12 1.1 riastrad * 13 1.1 riastrad * The above copyright notice and this permission notice shall be included in 14 1.1 riastrad * all copies or substantial portions of the Software. 15 1.1 riastrad * 16 1.1 riastrad * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 17 1.1 riastrad * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 18 1.1 riastrad * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 19 1.1 riastrad * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR 20 1.1 riastrad * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, 21 1.1 riastrad * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 22 1.1 riastrad * OTHER DEALINGS IN THE SOFTWARE. 23 1.1 riastrad * 24 1.1 riastrad */ 25 1.1 riastrad 26 1.1 riastrad #ifndef SMU7_FUSION_H 27 1.1 riastrad #define SMU7_FUSION_H 28 1.1 riastrad 29 1.1 riastrad #include "smu7.h" 30 1.1 riastrad 31 1.1 riastrad #pragma pack(push, 1) 32 1.1 riastrad 33 1.1 riastrad #define SMU7_DTE_ITERATIONS 5 34 1.1 riastrad #define SMU7_DTE_SOURCES 5 35 1.1 riastrad #define SMU7_DTE_SINKS 3 36 1.1 riastrad #define SMU7_NUM_CPU_TES 2 37 1.1 riastrad #define SMU7_NUM_GPU_TES 1 38 1.1 riastrad #define SMU7_NUM_NON_TES 2 39 1.1 riastrad 40 1.1 riastrad // All 'soft registers' should be uint32_t. 41 1.1 riastrad struct SMU7_SoftRegisters 42 1.1 riastrad { 43 1.1 riastrad uint32_t RefClockFrequency; 44 1.1 riastrad uint32_t PmTimerP; 45 1.1 riastrad uint32_t FeatureEnables; 46 1.1 riastrad uint32_t HandshakeDisables; 47 1.1 riastrad 48 1.1 riastrad uint8_t DisplayPhy1Config; 49 1.1 riastrad uint8_t DisplayPhy2Config; 50 1.1 riastrad uint8_t DisplayPhy3Config; 51 1.1 riastrad uint8_t DisplayPhy4Config; 52 1.1 riastrad 53 1.1 riastrad uint8_t DisplayPhy5Config; 54 1.1 riastrad uint8_t DisplayPhy6Config; 55 1.1 riastrad uint8_t DisplayPhy7Config; 56 1.1 riastrad uint8_t DisplayPhy8Config; 57 1.1 riastrad 58 1.1 riastrad uint32_t AverageGraphicsA; 59 1.1 riastrad uint32_t AverageMemoryA; 60 1.1 riastrad uint32_t AverageGioA; 61 1.1 riastrad 62 1.1 riastrad uint8_t SClkDpmEnabledLevels; 63 1.1 riastrad uint8_t MClkDpmEnabledLevels; 64 1.1 riastrad uint8_t LClkDpmEnabledLevels; 65 1.1 riastrad uint8_t PCIeDpmEnabledLevels; 66 1.1 riastrad 67 1.1 riastrad uint8_t UVDDpmEnabledLevels; 68 1.1 riastrad uint8_t SAMUDpmEnabledLevels; 69 1.1 riastrad uint8_t ACPDpmEnabledLevels; 70 1.1 riastrad uint8_t VCEDpmEnabledLevels; 71 1.1 riastrad 72 1.1 riastrad uint32_t DRAM_LOG_ADDR_H; 73 1.1 riastrad uint32_t DRAM_LOG_ADDR_L; 74 1.1 riastrad uint32_t DRAM_LOG_PHY_ADDR_H; 75 1.1 riastrad uint32_t DRAM_LOG_PHY_ADDR_L; 76 1.1 riastrad uint32_t DRAM_LOG_BUFF_SIZE; 77 1.1 riastrad uint32_t UlvEnterC; 78 1.1 riastrad uint32_t UlvTime; 79 1.1 riastrad uint32_t Reserved[3]; 80 1.1 riastrad 81 1.1 riastrad }; 82 1.1 riastrad 83 1.1 riastrad typedef struct SMU7_SoftRegisters SMU7_SoftRegisters; 84 1.1 riastrad 85 1.1 riastrad struct SMU7_Fusion_GraphicsLevel 86 1.1 riastrad { 87 1.1 riastrad uint32_t MinVddNb; 88 1.1 riastrad 89 1.1 riastrad uint32_t SclkFrequency; 90 1.1 riastrad 91 1.1 riastrad uint8_t Vid; 92 1.1 riastrad uint8_t VidOffset; 93 1.1 riastrad uint16_t AT; 94 1.1 riastrad 95 1.1 riastrad uint8_t PowerThrottle; 96 1.1 riastrad uint8_t GnbSlow; 97 1.1 riastrad uint8_t ForceNbPs1; 98 1.1 riastrad uint8_t SclkDid; 99 1.1 riastrad 100 1.1 riastrad uint8_t DisplayWatermark; 101 1.1 riastrad uint8_t EnabledForActivity; 102 1.1 riastrad uint8_t EnabledForThrottle; 103 1.1 riastrad uint8_t UpH; 104 1.1 riastrad 105 1.1 riastrad uint8_t DownH; 106 1.1 riastrad uint8_t VoltageDownH; 107 1.1 riastrad uint8_t DeepSleepDivId; 108 1.1 riastrad 109 1.1 riastrad uint8_t ClkBypassCntl; 110 1.1 riastrad 111 1.1 riastrad uint32_t reserved; 112 1.1 riastrad }; 113 1.1 riastrad 114 1.1 riastrad typedef struct SMU7_Fusion_GraphicsLevel SMU7_Fusion_GraphicsLevel; 115 1.1 riastrad 116 1.1 riastrad struct SMU7_Fusion_GIOLevel 117 1.1 riastrad { 118 1.1 riastrad uint8_t EnabledForActivity; 119 1.1 riastrad uint8_t LclkDid; 120 1.1 riastrad uint8_t Vid; 121 1.1 riastrad uint8_t VoltageDownH; 122 1.1 riastrad 123 1.1 riastrad uint32_t MinVddNb; 124 1.1 riastrad 125 1.1 riastrad uint16_t ResidencyCounter; 126 1.1 riastrad uint8_t UpH; 127 1.1 riastrad uint8_t DownH; 128 1.1 riastrad 129 1.1 riastrad uint32_t LclkFrequency; 130 1.1 riastrad 131 1.1 riastrad uint8_t ActivityLevel; 132 1.1 riastrad uint8_t EnabledForThrottle; 133 1.1 riastrad 134 1.1 riastrad uint8_t ClkBypassCntl; 135 1.1 riastrad 136 1.1 riastrad uint8_t padding; 137 1.1 riastrad }; 138 1.1 riastrad 139 1.1 riastrad typedef struct SMU7_Fusion_GIOLevel SMU7_Fusion_GIOLevel; 140 1.1 riastrad 141 1.1 riastrad // UVD VCLK/DCLK state (level) definition. 142 1.1 riastrad struct SMU7_Fusion_UvdLevel 143 1.1 riastrad { 144 1.1 riastrad uint32_t VclkFrequency; 145 1.1 riastrad uint32_t DclkFrequency; 146 1.1 riastrad uint16_t MinVddNb; 147 1.1 riastrad uint8_t VclkDivider; 148 1.1 riastrad uint8_t DclkDivider; 149 1.1 riastrad 150 1.1 riastrad uint8_t VClkBypassCntl; 151 1.1 riastrad uint8_t DClkBypassCntl; 152 1.1 riastrad 153 1.1 riastrad uint8_t padding[2]; 154 1.1 riastrad 155 1.1 riastrad }; 156 1.1 riastrad 157 1.1 riastrad typedef struct SMU7_Fusion_UvdLevel SMU7_Fusion_UvdLevel; 158 1.1 riastrad 159 1.1 riastrad // Clocks for other external blocks (VCE, ACP, SAMU). 160 1.1 riastrad struct SMU7_Fusion_ExtClkLevel 161 1.1 riastrad { 162 1.1 riastrad uint32_t Frequency; 163 1.1 riastrad uint16_t MinVoltage; 164 1.1 riastrad uint8_t Divider; 165 1.1 riastrad uint8_t ClkBypassCntl; 166 1.1 riastrad 167 1.1 riastrad uint32_t Reserved; 168 1.1 riastrad }; 169 1.1 riastrad typedef struct SMU7_Fusion_ExtClkLevel SMU7_Fusion_ExtClkLevel; 170 1.1 riastrad 171 1.1 riastrad struct SMU7_Fusion_ACPILevel 172 1.1 riastrad { 173 1.1 riastrad uint32_t Flags; 174 1.1 riastrad uint32_t MinVddNb; 175 1.1 riastrad uint32_t SclkFrequency; 176 1.1 riastrad uint8_t SclkDid; 177 1.1 riastrad uint8_t GnbSlow; 178 1.1 riastrad uint8_t ForceNbPs1; 179 1.1 riastrad uint8_t DisplayWatermark; 180 1.1 riastrad uint8_t DeepSleepDivId; 181 1.1 riastrad uint8_t padding[3]; 182 1.1 riastrad }; 183 1.1 riastrad 184 1.1 riastrad typedef struct SMU7_Fusion_ACPILevel SMU7_Fusion_ACPILevel; 185 1.1 riastrad 186 1.1 riastrad struct SMU7_Fusion_NbDpm 187 1.1 riastrad { 188 1.1 riastrad uint8_t DpmXNbPsHi; 189 1.1 riastrad uint8_t DpmXNbPsLo; 190 1.1 riastrad uint8_t Dpm0PgNbPsHi; 191 1.1 riastrad uint8_t Dpm0PgNbPsLo; 192 1.1 riastrad uint8_t EnablePsi1; 193 1.1 riastrad uint8_t SkipDPM0; 194 1.1 riastrad uint8_t SkipPG; 195 1.1 riastrad uint8_t Hysteresis; 196 1.1 riastrad uint8_t EnableDpmPstatePoll; 197 1.1 riastrad uint8_t padding[3]; 198 1.1 riastrad }; 199 1.1 riastrad 200 1.1 riastrad typedef struct SMU7_Fusion_NbDpm SMU7_Fusion_NbDpm; 201 1.1 riastrad 202 1.1 riastrad struct SMU7_Fusion_StateInfo 203 1.1 riastrad { 204 1.1 riastrad uint32_t SclkFrequency; 205 1.1 riastrad uint32_t LclkFrequency; 206 1.1 riastrad uint32_t VclkFrequency; 207 1.1 riastrad uint32_t DclkFrequency; 208 1.1 riastrad uint32_t SamclkFrequency; 209 1.1 riastrad uint32_t AclkFrequency; 210 1.1 riastrad uint32_t EclkFrequency; 211 1.1 riastrad uint8_t DisplayWatermark; 212 1.1 riastrad uint8_t McArbIndex; 213 1.1 riastrad int8_t SclkIndex; 214 1.1 riastrad int8_t MclkIndex; 215 1.1 riastrad }; 216 1.1 riastrad 217 1.1 riastrad typedef struct SMU7_Fusion_StateInfo SMU7_Fusion_StateInfo; 218 1.1 riastrad 219 1.1 riastrad struct SMU7_Fusion_DpmTable 220 1.1 riastrad { 221 1.1 riastrad uint32_t SystemFlags; 222 1.1 riastrad 223 1.1 riastrad SMU7_PIDController GraphicsPIDController; 224 1.1 riastrad SMU7_PIDController GioPIDController; 225 1.1 riastrad 226 1.1 riastrad uint8_t GraphicsDpmLevelCount; 227 1.1 riastrad uint8_t GIOLevelCount; 228 1.1 riastrad uint8_t UvdLevelCount; 229 1.1 riastrad uint8_t VceLevelCount; 230 1.1 riastrad 231 1.1 riastrad uint8_t AcpLevelCount; 232 1.1 riastrad uint8_t SamuLevelCount; 233 1.1 riastrad uint16_t FpsHighT; 234 1.1 riastrad 235 1.1 riastrad SMU7_Fusion_GraphicsLevel GraphicsLevel [SMU__NUM_SCLK_DPM_STATE]; 236 1.1 riastrad SMU7_Fusion_ACPILevel ACPILevel; 237 1.1 riastrad SMU7_Fusion_UvdLevel UvdLevel [SMU7_MAX_LEVELS_UVD]; 238 1.1 riastrad SMU7_Fusion_ExtClkLevel VceLevel [SMU7_MAX_LEVELS_VCE]; 239 1.1 riastrad SMU7_Fusion_ExtClkLevel AcpLevel [SMU7_MAX_LEVELS_ACP]; 240 1.1 riastrad SMU7_Fusion_ExtClkLevel SamuLevel [SMU7_MAX_LEVELS_SAMU]; 241 1.1 riastrad 242 1.1 riastrad uint8_t UvdBootLevel; 243 1.1 riastrad uint8_t VceBootLevel; 244 1.1 riastrad uint8_t AcpBootLevel; 245 1.1 riastrad uint8_t SamuBootLevel; 246 1.1 riastrad uint8_t UVDInterval; 247 1.1 riastrad uint8_t VCEInterval; 248 1.1 riastrad uint8_t ACPInterval; 249 1.1 riastrad uint8_t SAMUInterval; 250 1.1 riastrad 251 1.1 riastrad uint8_t GraphicsBootLevel; 252 1.1 riastrad uint8_t GraphicsInterval; 253 1.1 riastrad uint8_t GraphicsThermThrottleEnable; 254 1.1 riastrad uint8_t GraphicsVoltageChangeEnable; 255 1.1 riastrad 256 1.1 riastrad uint8_t GraphicsClkSlowEnable; 257 1.1 riastrad uint8_t GraphicsClkSlowDivider; 258 1.1 riastrad uint16_t FpsLowT; 259 1.1 riastrad 260 1.1 riastrad uint32_t DisplayCac; 261 1.1 riastrad uint32_t LowSclkInterruptT; 262 1.1 riastrad 263 1.1 riastrad uint32_t DRAM_LOG_ADDR_H; 264 1.1 riastrad uint32_t DRAM_LOG_ADDR_L; 265 1.1 riastrad uint32_t DRAM_LOG_PHY_ADDR_H; 266 1.1 riastrad uint32_t DRAM_LOG_PHY_ADDR_L; 267 1.1 riastrad uint32_t DRAM_LOG_BUFF_SIZE; 268 1.1 riastrad 269 1.1 riastrad }; 270 1.1 riastrad 271 1.1 riastrad struct SMU7_Fusion_GIODpmTable 272 1.1 riastrad { 273 1.1 riastrad 274 1.1 riastrad SMU7_Fusion_GIOLevel GIOLevel [SMU7_MAX_LEVELS_GIO]; 275 1.1 riastrad 276 1.1 riastrad SMU7_PIDController GioPIDController; 277 1.1 riastrad 278 1.1 riastrad uint32_t GIOLevelCount; 279 1.1 riastrad 280 1.1 riastrad uint8_t Enable; 281 1.1 riastrad uint8_t GIOVoltageChangeEnable; 282 1.1 riastrad uint8_t GIOBootLevel; 283 1.1 riastrad uint8_t padding; 284 1.1 riastrad uint8_t padding1[2]; 285 1.1 riastrad uint8_t TargetState; 286 1.1 riastrad uint8_t CurrenttState; 287 1.1 riastrad uint8_t ThrottleOnHtc; 288 1.1 riastrad uint8_t ThermThrottleStatus; 289 1.1 riastrad uint8_t ThermThrottleTempSelect; 290 1.1 riastrad uint8_t ThermThrottleEnable; 291 1.1 riastrad uint16_t TemperatureLimitHigh; 292 1.1 riastrad uint16_t TemperatureLimitLow; 293 1.1 riastrad 294 1.1 riastrad }; 295 1.1 riastrad 296 1.1 riastrad typedef struct SMU7_Fusion_DpmTable SMU7_Fusion_DpmTable; 297 1.1 riastrad typedef struct SMU7_Fusion_GIODpmTable SMU7_Fusion_GIODpmTable; 298 1.1 riastrad 299 1.1 riastrad #pragma pack(pop) 300 1.1 riastrad 301 1.1 riastrad #endif 302 1.1 riastrad 303