11.1Sskrll/* $NetBSD: fsd-clk.h,v 1.1.1.1 2026/01/18 05:21:29 skrll Exp $ */ 21.1Sskrll 31.1Sskrll/* SPDX-License-Identifier: GPL-2.0 */ 41.1Sskrll/* 51.1Sskrll * Copyright (c) 2017 - 2022: Samsung Electronics Co., Ltd. 61.1Sskrll * https://www.samsung.com 71.1Sskrll * Copyright (c) 2017-2022 Tesla, Inc. 81.1Sskrll * https://www.tesla.com 91.1Sskrll * 101.1Sskrll * The constants defined in this header are being used in dts 111.1Sskrll * and fsd platform driver. 121.1Sskrll */ 131.1Sskrll 141.1Sskrll#ifndef _DT_BINDINGS_CLOCK_FSD_H 151.1Sskrll#define _DT_BINDINGS_CLOCK_FSD_H 161.1Sskrll 171.1Sskrll/* CMU */ 181.1Sskrll#define DOUT_CMU_PLL_SHARED0_DIV4 1 191.1Sskrll#define DOUT_CMU_PERIC_SHARED1DIV36 2 201.1Sskrll#define DOUT_CMU_PERIC_SHARED0DIV3_TBUCLK 3 211.1Sskrll#define DOUT_CMU_PERIC_SHARED0DIV20 4 221.1Sskrll#define DOUT_CMU_PERIC_SHARED1DIV4_DMACLK 5 231.1Sskrll#define DOUT_CMU_PLL_SHARED0_DIV6 6 241.1Sskrll#define DOUT_CMU_FSYS0_SHARED1DIV4 7 251.1Sskrll#define DOUT_CMU_FSYS0_SHARED0DIV4 8 261.1Sskrll#define DOUT_CMU_FSYS1_SHARED0DIV8 9 271.1Sskrll#define DOUT_CMU_FSYS1_SHARED0DIV4 10 281.1Sskrll#define CMU_CPUCL_SWITCH_GATE 11 291.1Sskrll#define DOUT_CMU_IMEM_TCUCLK 12 301.1Sskrll#define DOUT_CMU_IMEM_ACLK 13 311.1Sskrll#define DOUT_CMU_IMEM_DMACLK 14 321.1Sskrll#define GAT_CMU_FSYS0_SHARED0DIV4 15 331.1Sskrll#define CMU_NR_CLK 16 341.1Sskrll 351.1Sskrll/* PERIC */ 361.1Sskrll#define PERIC_SCLK_UART0 1 371.1Sskrll#define PERIC_PCLK_UART0 2 381.1Sskrll#define PERIC_SCLK_UART1 3 391.1Sskrll#define PERIC_PCLK_UART1 4 401.1Sskrll#define PERIC_DMA0_IPCLKPORT_ACLK 5 411.1Sskrll#define PERIC_DMA1_IPCLKPORT_ACLK 6 421.1Sskrll#define PERIC_PWM0_IPCLKPORT_I_PCLK_S0 7 431.1Sskrll#define PERIC_PWM1_IPCLKPORT_I_PCLK_S0 8 441.1Sskrll#define PERIC_PCLK_SPI0 9 451.1Sskrll#define PERIC_SCLK_SPI0 10 461.1Sskrll#define PERIC_PCLK_SPI1 11 471.1Sskrll#define PERIC_SCLK_SPI1 12 481.1Sskrll#define PERIC_PCLK_SPI2 13 491.1Sskrll#define PERIC_SCLK_SPI2 14 501.1Sskrll#define PERIC_PCLK_TDM0 15 511.1Sskrll#define PERIC_PCLK_HSI2C0 16 521.1Sskrll#define PERIC_PCLK_HSI2C1 17 531.1Sskrll#define PERIC_PCLK_HSI2C2 18 541.1Sskrll#define PERIC_PCLK_HSI2C3 19 551.1Sskrll#define PERIC_PCLK_HSI2C4 20 561.1Sskrll#define PERIC_PCLK_HSI2C5 21 571.1Sskrll#define PERIC_PCLK_HSI2C6 22 581.1Sskrll#define PERIC_PCLK_HSI2C7 23 591.1Sskrll#define PERIC_MCAN0_IPCLKPORT_CCLK 24 601.1Sskrll#define PERIC_MCAN0_IPCLKPORT_PCLK 25 611.1Sskrll#define PERIC_MCAN1_IPCLKPORT_CCLK 26 621.1Sskrll#define PERIC_MCAN1_IPCLKPORT_PCLK 27 631.1Sskrll#define PERIC_MCAN2_IPCLKPORT_CCLK 28 641.1Sskrll#define PERIC_MCAN2_IPCLKPORT_PCLK 29 651.1Sskrll#define PERIC_MCAN3_IPCLKPORT_CCLK 30 661.1Sskrll#define PERIC_MCAN3_IPCLKPORT_PCLK 31 671.1Sskrll#define PERIC_PCLK_ADCIF 32 681.1Sskrll#define PERIC_EQOS_TOP_IPCLKPORT_CLK_PTP_REF_I 33 691.1Sskrll#define PERIC_EQOS_TOP_IPCLKPORT_ACLK_I 34 701.1Sskrll#define PERIC_EQOS_TOP_IPCLKPORT_HCLK_I 35 711.1Sskrll#define PERIC_EQOS_TOP_IPCLKPORT_RGMII_CLK_I 36 721.1Sskrll#define PERIC_EQOS_TOP_IPCLKPORT_CLK_RX_I 37 731.1Sskrll#define PERIC_BUS_D_PERIC_IPCLKPORT_EQOSCLK 38 741.1Sskrll#define PERIC_BUS_P_PERIC_IPCLKPORT_EQOSCLK 39 751.1Sskrll#define PERIC_HCLK_TDM0 40 761.1Sskrll#define PERIC_PCLK_TDM1 41 771.1Sskrll#define PERIC_HCLK_TDM1 42 781.1Sskrll#define PERIC_EQOS_PHYRXCLK_MUX 43 791.1Sskrll#define PERIC_EQOS_PHYRXCLK 44 801.1Sskrll#define PERIC_DOUT_RGMII_CLK 45 811.1Sskrll#define PERIC_NR_CLK 46 821.1Sskrll 831.1Sskrll/* FSYS0 */ 841.1Sskrll#define UFS0_MPHY_REFCLK_IXTAL24 1 851.1Sskrll#define UFS0_MPHY_REFCLK_IXTAL26 2 861.1Sskrll#define UFS1_MPHY_REFCLK_IXTAL24 3 871.1Sskrll#define UFS1_MPHY_REFCLK_IXTAL26 4 881.1Sskrll#define UFS0_TOP0_HCLK_BUS 5 891.1Sskrll#define UFS0_TOP0_ACLK 6 901.1Sskrll#define UFS0_TOP0_CLK_UNIPRO 7 911.1Sskrll#define UFS0_TOP0_FMP_CLK 8 921.1Sskrll#define UFS1_TOP1_HCLK_BUS 9 931.1Sskrll#define UFS1_TOP1_ACLK 10 941.1Sskrll#define UFS1_TOP1_CLK_UNIPRO 11 951.1Sskrll#define UFS1_TOP1_FMP_CLK 12 961.1Sskrll#define PCIE_SUBCTRL_INST0_DBI_ACLK_SOC 13 971.1Sskrll#define PCIE_SUBCTRL_INST0_AUX_CLK_SOC 14 981.1Sskrll#define PCIE_SUBCTRL_INST0_MSTR_ACLK_SOC 15 991.1Sskrll#define PCIE_SUBCTRL_INST0_SLV_ACLK_SOC 16 1001.1Sskrll#define FSYS0_EQOS_TOP0_IPCLKPORT_CLK_PTP_REF_I 17 1011.1Sskrll#define FSYS0_EQOS_TOP0_IPCLKPORT_ACLK_I 18 1021.1Sskrll#define FSYS0_EQOS_TOP0_IPCLKPORT_HCLK_I 19 1031.1Sskrll#define FSYS0_EQOS_TOP0_IPCLKPORT_RGMII_CLK_I 20 1041.1Sskrll#define FSYS0_EQOS_TOP0_IPCLKPORT_CLK_RX_I 21 1051.1Sskrll#define FSYS0_DOUT_FSYS0_PERIBUS_GRP 22 1061.1Sskrll#define FSYS0_NR_CLK 23 1071.1Sskrll 1081.1Sskrll/* FSYS1 */ 1091.1Sskrll#define PCIE_LINK0_IPCLKPORT_DBI_ACLK 1 1101.1Sskrll#define PCIE_LINK0_IPCLKPORT_AUX_ACLK 2 1111.1Sskrll#define PCIE_LINK0_IPCLKPORT_MSTR_ACLK 3 1121.1Sskrll#define PCIE_LINK0_IPCLKPORT_SLV_ACLK 4 1131.1Sskrll#define PCIE_LINK1_IPCLKPORT_DBI_ACLK 5 1141.1Sskrll#define PCIE_LINK1_IPCLKPORT_AUX_ACLK 6 1151.1Sskrll#define PCIE_LINK1_IPCLKPORT_MSTR_ACLK 7 1161.1Sskrll#define PCIE_LINK1_IPCLKPORT_SLV_ACLK 8 1171.1Sskrll#define FSYS1_NR_CLK 9 1181.1Sskrll 1191.1Sskrll/* IMEM */ 1201.1Sskrll#define IMEM_DMA0_IPCLKPORT_ACLK 1 1211.1Sskrll#define IMEM_DMA1_IPCLKPORT_ACLK 2 1221.1Sskrll#define IMEM_WDT0_IPCLKPORT_PCLK 3 1231.1Sskrll#define IMEM_WDT1_IPCLKPORT_PCLK 4 1241.1Sskrll#define IMEM_WDT2_IPCLKPORT_PCLK 5 1251.1Sskrll#define IMEM_MCT_PCLK 6 1261.1Sskrll#define IMEM_TMU_CPU0_IPCLKPORT_I_CLK_TS 7 1271.1Sskrll#define IMEM_TMU_CPU2_IPCLKPORT_I_CLK_TS 8 1281.1Sskrll#define IMEM_TMU_TOP_IPCLKPORT_I_CLK_TS 9 1291.1Sskrll#define IMEM_TMU_GPU_IPCLKPORT_I_CLK_TS 10 1301.1Sskrll#define IMEM_TMU_GT_IPCLKPORT_I_CLK_TS 11 1311.1Sskrll#define IMEM_NR_CLK 12 1321.1Sskrll 1331.1Sskrll/* MFC */ 1341.1Sskrll#define MFC_MFC_IPCLKPORT_ACLK 1 1351.1Sskrll#define MFC_NR_CLK 2 1361.1Sskrll 1371.1Sskrll/* CAM_CSI */ 1381.1Sskrll#define CAM_CSI0_0_IPCLKPORT_I_ACLK 1 1391.1Sskrll#define CAM_CSI0_1_IPCLKPORT_I_ACLK 2 1401.1Sskrll#define CAM_CSI0_2_IPCLKPORT_I_ACLK 3 1411.1Sskrll#define CAM_CSI0_3_IPCLKPORT_I_ACLK 4 1421.1Sskrll#define CAM_CSI1_0_IPCLKPORT_I_ACLK 5 1431.1Sskrll#define CAM_CSI1_1_IPCLKPORT_I_ACLK 6 1441.1Sskrll#define CAM_CSI1_2_IPCLKPORT_I_ACLK 7 1451.1Sskrll#define CAM_CSI1_3_IPCLKPORT_I_ACLK 8 1461.1Sskrll#define CAM_CSI2_0_IPCLKPORT_I_ACLK 9 1471.1Sskrll#define CAM_CSI2_1_IPCLKPORT_I_ACLK 10 1481.1Sskrll#define CAM_CSI2_2_IPCLKPORT_I_ACLK 11 1491.1Sskrll#define CAM_CSI2_3_IPCLKPORT_I_ACLK 12 1501.1Sskrll#define CAM_CSI_NR_CLK 13 1511.1Sskrll 1521.1Sskrll#endif /*_DT_BINDINGS_CLOCK_FSD_H */ 153