Home | History | Annotate | Line # | Download | only in clock
      1 /*	$NetBSD: ingenic,jz4770-cgu.h,v 1.1.1.1 2026/01/18 05:21:31 skrll Exp $	*/
      2 
      3 /* SPDX-License-Identifier: GPL-2.0 */
      4 /*
      5  * This header provides clock numbers for the ingenic,jz4770-cgu DT binding.
      6  */
      7 
      8 #ifndef __DT_BINDINGS_CLOCK_JZ4770_CGU_H__
      9 #define __DT_BINDINGS_CLOCK_JZ4770_CGU_H__
     10 
     11 #define JZ4770_CLK_EXT		0
     12 #define JZ4770_CLK_OSC32K	1
     13 #define JZ4770_CLK_PLL0		2
     14 #define JZ4770_CLK_PLL1		3
     15 #define JZ4770_CLK_CCLK		4
     16 #define JZ4770_CLK_H0CLK	5
     17 #define JZ4770_CLK_H1CLK	6
     18 #define JZ4770_CLK_H2CLK	7
     19 #define JZ4770_CLK_C1CLK	8
     20 #define JZ4770_CLK_PCLK		9
     21 #define JZ4770_CLK_MMC0_MUX	10
     22 #define JZ4770_CLK_MMC0		11
     23 #define JZ4770_CLK_MMC1_MUX	12
     24 #define JZ4770_CLK_MMC1		13
     25 #define JZ4770_CLK_MMC2_MUX	14
     26 #define JZ4770_CLK_MMC2		15
     27 #define JZ4770_CLK_CIM		16
     28 #define JZ4770_CLK_UHC		17
     29 #define JZ4770_CLK_GPU		18
     30 #define JZ4770_CLK_BCH		19
     31 #define JZ4770_CLK_LPCLK_MUX	20
     32 #define JZ4770_CLK_GPS		21
     33 #define JZ4770_CLK_SSI_MUX	22
     34 #define JZ4770_CLK_PCM_MUX	23
     35 #define JZ4770_CLK_I2S		24
     36 #define JZ4770_CLK_OTG		25
     37 #define JZ4770_CLK_SSI0		26
     38 #define JZ4770_CLK_SSI1		27
     39 #define JZ4770_CLK_SSI2		28
     40 #define JZ4770_CLK_PCM0		29
     41 #define JZ4770_CLK_PCM1		30
     42 #define JZ4770_CLK_DMA		31
     43 #define JZ4770_CLK_I2C0		32
     44 #define JZ4770_CLK_I2C1		33
     45 #define JZ4770_CLK_I2C2		34
     46 #define JZ4770_CLK_UART0	35
     47 #define JZ4770_CLK_UART1	36
     48 #define JZ4770_CLK_UART2	37
     49 #define JZ4770_CLK_UART3	38
     50 #define JZ4770_CLK_IPU		39
     51 #define JZ4770_CLK_ADC		40
     52 #define JZ4770_CLK_AIC		41
     53 #define JZ4770_CLK_AUX		42
     54 #define JZ4770_CLK_VPU		43
     55 #define JZ4770_CLK_UHC_PHY	44
     56 #define JZ4770_CLK_OTG_PHY	45
     57 #define JZ4770_CLK_EXT512	46
     58 #define JZ4770_CLK_RTC		47
     59 #define JZ4770_CLK_BDMA		48
     60 
     61 #endif /* __DT_BINDINGS_CLOCK_JZ4770_CGU_H__ */
     62