11.1Sskrll/*	$NetBSD: mediatek,mt7981-clk.h,v 1.1.1.1 2026/01/18 05:21:31 skrll Exp $	*/
21.1Sskrll
31.1Sskrll/* SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause) */
41.1Sskrll/*
51.1Sskrll * Copyright (c) 2021 MediaTek Inc.
61.1Sskrll * Author: Wenzhen.Yu <wenzhen.yu@mediatek.com>
71.1Sskrll * Author: Jianhui Zhao <zhaojh329@gmail.com>
81.1Sskrll * Author: Daniel Golle <daniel@makrotopia.org>
91.1Sskrll */
101.1Sskrll
111.1Sskrll#ifndef _DT_BINDINGS_CLK_MT7981_H
121.1Sskrll#define _DT_BINDINGS_CLK_MT7981_H
131.1Sskrll
141.1Sskrll/* TOPCKGEN */
151.1Sskrll#define CLK_TOP_CB_CKSQ_40M		0
161.1Sskrll#define CLK_TOP_CB_M_416M		1
171.1Sskrll#define CLK_TOP_CB_M_D2			2
181.1Sskrll#define CLK_TOP_CB_M_D3			3
191.1Sskrll#define CLK_TOP_M_D3_D2			4
201.1Sskrll#define CLK_TOP_CB_M_D4			5
211.1Sskrll#define CLK_TOP_CB_M_D8			6
221.1Sskrll#define CLK_TOP_M_D8_D2			7
231.1Sskrll#define CLK_TOP_CB_MM_720M		8
241.1Sskrll#define CLK_TOP_CB_MM_D2		9
251.1Sskrll#define CLK_TOP_CB_MM_D3		10
261.1Sskrll#define CLK_TOP_CB_MM_D3_D5		11
271.1Sskrll#define CLK_TOP_CB_MM_D4		12
281.1Sskrll#define CLK_TOP_CB_MM_D6		13
291.1Sskrll#define CLK_TOP_MM_D6_D2		14
301.1Sskrll#define CLK_TOP_CB_MM_D8		15
311.1Sskrll#define CLK_TOP_CB_APLL2_196M		16
321.1Sskrll#define CLK_TOP_APLL2_D2		17
331.1Sskrll#define CLK_TOP_APLL2_D4		18
341.1Sskrll#define CLK_TOP_NET1_2500M		19
351.1Sskrll#define CLK_TOP_CB_NET1_D4		20
361.1Sskrll#define CLK_TOP_CB_NET1_D5		21
371.1Sskrll#define CLK_TOP_NET1_D5_D2		22
381.1Sskrll#define CLK_TOP_NET1_D5_D4		23
391.1Sskrll#define CLK_TOP_CB_NET1_D8		24
401.1Sskrll#define CLK_TOP_NET1_D8_D2		25
411.1Sskrll#define CLK_TOP_NET1_D8_D4		26
421.1Sskrll#define CLK_TOP_CB_NET2_800M		27
431.1Sskrll#define CLK_TOP_CB_NET2_D2		28
441.1Sskrll#define CLK_TOP_CB_NET2_D4		29
451.1Sskrll#define CLK_TOP_NET2_D4_D2		30
461.1Sskrll#define CLK_TOP_NET2_D4_D4		31
471.1Sskrll#define CLK_TOP_CB_NET2_D6		32
481.1Sskrll#define CLK_TOP_CB_WEDMCU_208M		33
491.1Sskrll#define CLK_TOP_CB_SGM_325M		34
501.1Sskrll#define CLK_TOP_CKSQ_40M_D2		35
511.1Sskrll#define CLK_TOP_CB_RTC_32K		36
521.1Sskrll#define CLK_TOP_CB_RTC_32P7K		37
531.1Sskrll#define CLK_TOP_USB_TX250M		38
541.1Sskrll#define CLK_TOP_FAUD			39
551.1Sskrll#define CLK_TOP_NFI1X			40
561.1Sskrll#define CLK_TOP_USB_EQ_RX250M		41
571.1Sskrll#define CLK_TOP_USB_CDR_CK		42
581.1Sskrll#define CLK_TOP_USB_LN0_CK		43
591.1Sskrll#define CLK_TOP_SPINFI_BCK		44
601.1Sskrll#define CLK_TOP_SPI			45
611.1Sskrll#define CLK_TOP_SPIM_MST		46
621.1Sskrll#define CLK_TOP_UART_BCK		47
631.1Sskrll#define CLK_TOP_PWM_BCK			48
641.1Sskrll#define CLK_TOP_I2C_BCK			49
651.1Sskrll#define CLK_TOP_PEXTP_TL		50
661.1Sskrll#define CLK_TOP_EMMC_208M		51
671.1Sskrll#define CLK_TOP_EMMC_400M		52
681.1Sskrll#define CLK_TOP_DRAMC_REF		53
691.1Sskrll#define CLK_TOP_DRAMC_MD32		54
701.1Sskrll#define CLK_TOP_SYSAXI			55
711.1Sskrll#define CLK_TOP_SYSAPB			56
721.1Sskrll#define CLK_TOP_ARM_DB_MAIN		57
731.1Sskrll#define CLK_TOP_AP2CNN_HOST		58
741.1Sskrll#define CLK_TOP_NETSYS			59
751.1Sskrll#define CLK_TOP_NETSYS_500M		60
761.1Sskrll#define CLK_TOP_NETSYS_WED_MCU		61
771.1Sskrll#define CLK_TOP_NETSYS_2X		62
781.1Sskrll#define CLK_TOP_SGM_325M		63
791.1Sskrll#define CLK_TOP_SGM_REG			64
801.1Sskrll#define CLK_TOP_F26M			65
811.1Sskrll#define CLK_TOP_EIP97B			66
821.1Sskrll#define CLK_TOP_USB3_PHY		67
831.1Sskrll#define CLK_TOP_AUD			68
841.1Sskrll#define CLK_TOP_A1SYS			69
851.1Sskrll#define CLK_TOP_AUD_L			70
861.1Sskrll#define CLK_TOP_A_TUNER			71
871.1Sskrll#define CLK_TOP_U2U3_REF		72
881.1Sskrll#define CLK_TOP_U2U3_SYS		73
891.1Sskrll#define CLK_TOP_U2U3_XHCI		74
901.1Sskrll#define CLK_TOP_USB_FRMCNT		75
911.1Sskrll#define CLK_TOP_NFI1X_SEL		76
921.1Sskrll#define CLK_TOP_SPINFI_SEL		77
931.1Sskrll#define CLK_TOP_SPI_SEL			78
941.1Sskrll#define CLK_TOP_SPIM_MST_SEL		79
951.1Sskrll#define CLK_TOP_UART_SEL		80
961.1Sskrll#define CLK_TOP_PWM_SEL			81
971.1Sskrll#define CLK_TOP_I2C_SEL			82
981.1Sskrll#define CLK_TOP_PEXTP_TL_SEL		83
991.1Sskrll#define CLK_TOP_EMMC_208M_SEL		84
1001.1Sskrll#define CLK_TOP_EMMC_400M_SEL		85
1011.1Sskrll#define CLK_TOP_F26M_SEL		86
1021.1Sskrll#define CLK_TOP_DRAMC_SEL		87
1031.1Sskrll#define CLK_TOP_DRAMC_MD32_SEL		88
1041.1Sskrll#define CLK_TOP_SYSAXI_SEL		89
1051.1Sskrll#define CLK_TOP_SYSAPB_SEL		90
1061.1Sskrll#define CLK_TOP_ARM_DB_MAIN_SEL		91
1071.1Sskrll#define CLK_TOP_AP2CNN_HOST_SEL		92
1081.1Sskrll#define CLK_TOP_NETSYS_SEL		93
1091.1Sskrll#define CLK_TOP_NETSYS_500M_SEL		94
1101.1Sskrll#define CLK_TOP_NETSYS_MCU_SEL		95
1111.1Sskrll#define CLK_TOP_NETSYS_2X_SEL		96
1121.1Sskrll#define CLK_TOP_SGM_325M_SEL		97
1131.1Sskrll#define CLK_TOP_SGM_REG_SEL		98
1141.1Sskrll#define CLK_TOP_EIP97B_SEL		99
1151.1Sskrll#define CLK_TOP_USB3_PHY_SEL		100
1161.1Sskrll#define CLK_TOP_AUD_SEL			101
1171.1Sskrll#define CLK_TOP_A1SYS_SEL		102
1181.1Sskrll#define CLK_TOP_AUD_L_SEL		103
1191.1Sskrll#define CLK_TOP_A_TUNER_SEL		104
1201.1Sskrll#define CLK_TOP_U2U3_SEL		105
1211.1Sskrll#define CLK_TOP_U2U3_SYS_SEL		106
1221.1Sskrll#define CLK_TOP_U2U3_XHCI_SEL		107
1231.1Sskrll#define CLK_TOP_USB_FRMCNT_SEL		108
1241.1Sskrll#define CLK_TOP_AUD_I2S_M		109
1251.1Sskrll
1261.1Sskrll/* INFRACFG */
1271.1Sskrll#define CLK_INFRA_66M_MCK		0
1281.1Sskrll#define CLK_INFRA_UART0_SEL		1
1291.1Sskrll#define CLK_INFRA_UART1_SEL		2
1301.1Sskrll#define CLK_INFRA_UART2_SEL		3
1311.1Sskrll#define CLK_INFRA_SPI0_SEL		4
1321.1Sskrll#define CLK_INFRA_SPI1_SEL		5
1331.1Sskrll#define CLK_INFRA_SPI2_SEL		6
1341.1Sskrll#define CLK_INFRA_PWM1_SEL		7
1351.1Sskrll#define CLK_INFRA_PWM2_SEL		8
1361.1Sskrll#define CLK_INFRA_PWM3_SEL		9
1371.1Sskrll#define CLK_INFRA_PWM_BSEL		10
1381.1Sskrll#define CLK_INFRA_PCIE_SEL		11
1391.1Sskrll#define CLK_INFRA_GPT_STA		12
1401.1Sskrll#define CLK_INFRA_PWM_HCK		13
1411.1Sskrll#define CLK_INFRA_PWM_STA		14
1421.1Sskrll#define CLK_INFRA_PWM1_CK		15
1431.1Sskrll#define CLK_INFRA_PWM2_CK		16
1441.1Sskrll#define CLK_INFRA_PWM3_CK		17
1451.1Sskrll#define CLK_INFRA_CQ_DMA_CK		18
1461.1Sskrll#define CLK_INFRA_AUD_BUS_CK		19
1471.1Sskrll#define CLK_INFRA_AUD_26M_CK		20
1481.1Sskrll#define CLK_INFRA_AUD_L_CK		21
1491.1Sskrll#define CLK_INFRA_AUD_AUD_CK		22
1501.1Sskrll#define CLK_INFRA_AUD_EG2_CK		23
1511.1Sskrll#define CLK_INFRA_DRAMC_26M_CK		24
1521.1Sskrll#define CLK_INFRA_DBG_CK		25
1531.1Sskrll#define CLK_INFRA_AP_DMA_CK		26
1541.1Sskrll#define CLK_INFRA_SEJ_CK		27
1551.1Sskrll#define CLK_INFRA_SEJ_13M_CK		28
1561.1Sskrll#define CLK_INFRA_THERM_CK		29
1571.1Sskrll#define CLK_INFRA_I2C0_CK		30
1581.1Sskrll#define CLK_INFRA_UART0_CK		31
1591.1Sskrll#define CLK_INFRA_UART1_CK		32
1601.1Sskrll#define CLK_INFRA_UART2_CK		33
1611.1Sskrll#define CLK_INFRA_SPI2_CK		34
1621.1Sskrll#define CLK_INFRA_SPI2_HCK_CK		35
1631.1Sskrll#define CLK_INFRA_NFI1_CK		36
1641.1Sskrll#define CLK_INFRA_SPINFI1_CK		37
1651.1Sskrll#define CLK_INFRA_NFI_HCK_CK		38
1661.1Sskrll#define CLK_INFRA_SPI0_CK		39
1671.1Sskrll#define CLK_INFRA_SPI1_CK		40
1681.1Sskrll#define CLK_INFRA_SPI0_HCK_CK		41
1691.1Sskrll#define CLK_INFRA_SPI1_HCK_CK		42
1701.1Sskrll#define CLK_INFRA_FRTC_CK		43
1711.1Sskrll#define CLK_INFRA_MSDC_CK		44
1721.1Sskrll#define CLK_INFRA_MSDC_HCK_CK		45
1731.1Sskrll#define CLK_INFRA_MSDC_133M_CK		46
1741.1Sskrll#define CLK_INFRA_MSDC_66M_CK		47
1751.1Sskrll#define CLK_INFRA_ADC_26M_CK		48
1761.1Sskrll#define CLK_INFRA_ADC_FRC_CK		49
1771.1Sskrll#define CLK_INFRA_FBIST2FPC_CK		50
1781.1Sskrll#define CLK_INFRA_I2C_MCK_CK		51
1791.1Sskrll#define CLK_INFRA_I2C_PCK_CK		52
1801.1Sskrll#define CLK_INFRA_IUSB_133_CK		53
1811.1Sskrll#define CLK_INFRA_IUSB_66M_CK		54
1821.1Sskrll#define CLK_INFRA_IUSB_SYS_CK		55
1831.1Sskrll#define CLK_INFRA_IUSB_CK		56
1841.1Sskrll#define CLK_INFRA_IPCIE_CK		57
1851.1Sskrll#define CLK_INFRA_IPCIE_PIPE_CK		58
1861.1Sskrll#define CLK_INFRA_IPCIER_CK		59
1871.1Sskrll#define CLK_INFRA_IPCIEB_CK		60
1881.1Sskrll
1891.1Sskrll/* APMIXEDSYS */
1901.1Sskrll#define CLK_APMIXED_ARMPLL		0
1911.1Sskrll#define CLK_APMIXED_NET2PLL		1
1921.1Sskrll#define CLK_APMIXED_MMPLL		2
1931.1Sskrll#define CLK_APMIXED_SGMPLL		3
1941.1Sskrll#define CLK_APMIXED_WEDMCUPLL		4
1951.1Sskrll#define CLK_APMIXED_NET1PLL		5
1961.1Sskrll#define CLK_APMIXED_MPLL		6
1971.1Sskrll#define CLK_APMIXED_APLL2		7
1981.1Sskrll
1991.1Sskrll/* SGMIISYS_0 */
2001.1Sskrll#define CLK_SGM0_TX_EN			0
2011.1Sskrll#define CLK_SGM0_RX_EN			1
2021.1Sskrll#define CLK_SGM0_CK0_EN			2
2031.1Sskrll#define CLK_SGM0_CDR_CK0_EN		3
2041.1Sskrll
2051.1Sskrll/* SGMIISYS_1 */
2061.1Sskrll#define CLK_SGM1_TX_EN			0
2071.1Sskrll#define CLK_SGM1_RX_EN			1
2081.1Sskrll#define CLK_SGM1_CK1_EN			2
2091.1Sskrll#define CLK_SGM1_CDR_CK1_EN		3
2101.1Sskrll
2111.1Sskrll/* ETHSYS */
2121.1Sskrll#define CLK_ETH_FE_EN			0
2131.1Sskrll#define CLK_ETH_GP2_EN			1
2141.1Sskrll#define CLK_ETH_GP1_EN			2
2151.1Sskrll#define CLK_ETH_WOCPU0_EN		3
2161.1Sskrll
2171.1Sskrll#endif /* _DT_BINDINGS_CLK_MT7981_H */
218