11.1Sskrll/*	$NetBSD: qcom,gcc-ipq5018.h,v 1.1.1.1 2026/01/18 05:21:34 skrll Exp $	*/
21.1Sskrll
31.1Sskrll/* SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause) */
41.1Sskrll/*
51.1Sskrll * Copyright (c) 2023, The Linux Foundation. All rights reserved.
61.1Sskrll */
71.1Sskrll
81.1Sskrll#ifndef _DT_BINDINGS_CLOCK_IPQ_GCC_5018_H
91.1Sskrll#define _DT_BINDINGS_CLOCK_IPQ_GCC_5018_H
101.1Sskrll
111.1Sskrll#define GPLL0_MAIN					0
121.1Sskrll#define GPLL0						1
131.1Sskrll#define GPLL2_MAIN					2
141.1Sskrll#define GPLL2						3
151.1Sskrll#define GPLL4_MAIN					4
161.1Sskrll#define GPLL4						5
171.1Sskrll#define UBI32_PLL_MAIN					6
181.1Sskrll#define UBI32_PLL					7
191.1Sskrll#define ADSS_PWM_CLK_SRC				8
201.1Sskrll#define BLSP1_QUP1_I2C_APPS_CLK_SRC			9
211.1Sskrll#define BLSP1_QUP1_SPI_APPS_CLK_SRC			10
221.1Sskrll#define BLSP1_QUP2_I2C_APPS_CLK_SRC			11
231.1Sskrll#define BLSP1_QUP2_SPI_APPS_CLK_SRC			12
241.1Sskrll#define BLSP1_QUP3_I2C_APPS_CLK_SRC			13
251.1Sskrll#define BLSP1_QUP3_SPI_APPS_CLK_SRC			14
261.1Sskrll#define BLSP1_UART1_APPS_CLK_SRC			15
271.1Sskrll#define BLSP1_UART2_APPS_CLK_SRC			16
281.1Sskrll#define CRYPTO_CLK_SRC					17
291.1Sskrll#define GCC_ADSS_PWM_CLK				18
301.1Sskrll#define GCC_BLSP1_AHB_CLK				19
311.1Sskrll#define GCC_BLSP1_QUP1_I2C_APPS_CLK			20
321.1Sskrll#define GCC_BLSP1_QUP1_SPI_APPS_CLK			21
331.1Sskrll#define GCC_BLSP1_QUP2_I2C_APPS_CLK			22
341.1Sskrll#define GCC_BLSP1_QUP2_SPI_APPS_CLK			23
351.1Sskrll#define GCC_BLSP1_QUP3_I2C_APPS_CLK			24
361.1Sskrll#define GCC_BLSP1_QUP3_SPI_APPS_CLK			25
371.1Sskrll#define GCC_BLSP1_UART1_APPS_CLK			26
381.1Sskrll#define GCC_BLSP1_UART2_APPS_CLK			27
391.1Sskrll#define GCC_BTSS_LPO_CLK				28
401.1Sskrll#define GCC_CMN_BLK_AHB_CLK				29
411.1Sskrll#define GCC_CMN_BLK_SYS_CLK				30
421.1Sskrll#define GCC_CRYPTO_AHB_CLK				31
431.1Sskrll#define GCC_CRYPTO_AXI_CLK				32
441.1Sskrll#define GCC_CRYPTO_CLK					33
451.1Sskrll#define GCC_CRYPTO_PPE_CLK				34
461.1Sskrll#define GCC_DCC_CLK					35
471.1Sskrll#define GCC_GEPHY_RX_CLK				36
481.1Sskrll#define GCC_GEPHY_TX_CLK				37
491.1Sskrll#define GCC_GMAC0_CFG_CLK				38
501.1Sskrll#define GCC_GMAC0_PTP_CLK				39
511.1Sskrll#define GCC_GMAC0_RX_CLK				40
521.1Sskrll#define GCC_GMAC0_SYS_CLK				41
531.1Sskrll#define GCC_GMAC0_TX_CLK				42
541.1Sskrll#define GCC_GMAC1_CFG_CLK				43
551.1Sskrll#define GCC_GMAC1_PTP_CLK				44
561.1Sskrll#define GCC_GMAC1_RX_CLK				45
571.1Sskrll#define GCC_GMAC1_SYS_CLK				46
581.1Sskrll#define GCC_GMAC1_TX_CLK				47
591.1Sskrll#define GCC_GP1_CLK					48
601.1Sskrll#define GCC_GP2_CLK					49
611.1Sskrll#define GCC_GP3_CLK					50
621.1Sskrll#define GCC_LPASS_CORE_AXIM_CLK				51
631.1Sskrll#define GCC_LPASS_SWAY_CLK				52
641.1Sskrll#define GCC_MDIO0_AHB_CLK				53
651.1Sskrll#define GCC_MDIO1_AHB_CLK				54
661.1Sskrll#define GCC_PCIE0_AHB_CLK				55
671.1Sskrll#define GCC_PCIE0_AUX_CLK				56
681.1Sskrll#define GCC_PCIE0_AXI_M_CLK				57
691.1Sskrll#define GCC_PCIE0_AXI_S_BRIDGE_CLK			58
701.1Sskrll#define GCC_PCIE0_AXI_S_CLK				59
711.1Sskrll#define GCC_PCIE0_PIPE_CLK				60
721.1Sskrll#define GCC_PCIE1_AHB_CLK				61
731.1Sskrll#define GCC_PCIE1_AUX_CLK				62
741.1Sskrll#define GCC_PCIE1_AXI_M_CLK				63
751.1Sskrll#define GCC_PCIE1_AXI_S_BRIDGE_CLK			64
761.1Sskrll#define GCC_PCIE1_AXI_S_CLK				65
771.1Sskrll#define GCC_PCIE1_PIPE_CLK				66
781.1Sskrll#define GCC_PRNG_AHB_CLK				67
791.1Sskrll#define GCC_Q6_AXIM_CLK					68
801.1Sskrll#define GCC_Q6_AXIM2_CLK				69
811.1Sskrll#define GCC_Q6_AXIS_CLK					70
821.1Sskrll#define GCC_Q6_AHB_CLK					71
831.1Sskrll#define GCC_Q6_AHB_S_CLK				72
841.1Sskrll#define GCC_Q6_TSCTR_1TO2_CLK				73
851.1Sskrll#define GCC_Q6SS_ATBM_CLK				74
861.1Sskrll#define GCC_Q6SS_PCLKDBG_CLK				75
871.1Sskrll#define GCC_Q6SS_TRIG_CLK				76
881.1Sskrll#define GCC_QDSS_AT_CLK					77
891.1Sskrll#define GCC_QDSS_CFG_AHB_CLK				78
901.1Sskrll#define GCC_QDSS_DAP_AHB_CLK				79
911.1Sskrll#define GCC_QDSS_DAP_CLK				80
921.1Sskrll#define GCC_QDSS_ETR_USB_CLK				81
931.1Sskrll#define GCC_QDSS_EUD_AT_CLK				82
941.1Sskrll#define GCC_QDSS_STM_CLK				83
951.1Sskrll#define GCC_QDSS_TRACECLKIN_CLK				84
961.1Sskrll#define GCC_QDSS_TSCTR_DIV8_CLK				85
971.1Sskrll#define GCC_QPIC_AHB_CLK				86
981.1Sskrll#define GCC_QPIC_CLK					87
991.1Sskrll#define GCC_QPIC_IO_MACRO_CLK				88
1001.1Sskrll#define GCC_SDCC1_AHB_CLK				89
1011.1Sskrll#define GCC_SDCC1_APPS_CLK				90
1021.1Sskrll#define GCC_SLEEP_CLK_SRC				91
1031.1Sskrll#define GCC_SNOC_GMAC0_AHB_CLK				92
1041.1Sskrll#define GCC_SNOC_GMAC0_AXI_CLK				93
1051.1Sskrll#define GCC_SNOC_GMAC1_AHB_CLK				94
1061.1Sskrll#define GCC_SNOC_GMAC1_AXI_CLK				95
1071.1Sskrll#define GCC_SNOC_LPASS_AXIM_CLK				96
1081.1Sskrll#define GCC_SNOC_LPASS_SWAY_CLK				97
1091.1Sskrll#define GCC_SNOC_UBI0_AXI_CLK				98
1101.1Sskrll#define GCC_SYS_NOC_PCIE0_AXI_CLK			99
1111.1Sskrll#define GCC_SYS_NOC_PCIE1_AXI_CLK			100
1121.1Sskrll#define GCC_SYS_NOC_QDSS_STM_AXI_CLK			101
1131.1Sskrll#define GCC_SYS_NOC_USB0_AXI_CLK			102
1141.1Sskrll#define GCC_SYS_NOC_WCSS_AHB_CLK			103
1151.1Sskrll#define GCC_UBI0_AXI_CLK				104
1161.1Sskrll#define GCC_UBI0_CFG_CLK				105
1171.1Sskrll#define GCC_UBI0_CORE_CLK				106
1181.1Sskrll#define GCC_UBI0_DBG_CLK				107
1191.1Sskrll#define GCC_UBI0_NC_AXI_CLK				108
1201.1Sskrll#define GCC_UBI0_UTCM_CLK				109
1211.1Sskrll#define GCC_UNIPHY_AHB_CLK				110
1221.1Sskrll#define GCC_UNIPHY_RX_CLK				111
1231.1Sskrll#define GCC_UNIPHY_SYS_CLK				112
1241.1Sskrll#define GCC_UNIPHY_TX_CLK				113
1251.1Sskrll#define GCC_USB0_AUX_CLK				114
1261.1Sskrll#define GCC_USB0_EUD_AT_CLK				115
1271.1Sskrll#define GCC_USB0_LFPS_CLK				116
1281.1Sskrll#define GCC_USB0_MASTER_CLK				117
1291.1Sskrll#define GCC_USB0_MOCK_UTMI_CLK				118
1301.1Sskrll#define GCC_USB0_PHY_CFG_AHB_CLK			119
1311.1Sskrll#define GCC_USB0_SLEEP_CLK				120
1321.1Sskrll#define GCC_WCSS_ACMT_CLK				121
1331.1Sskrll#define GCC_WCSS_AHB_S_CLK				122
1341.1Sskrll#define GCC_WCSS_AXI_M_CLK				123
1351.1Sskrll#define GCC_WCSS_AXI_S_CLK				124
1361.1Sskrll#define GCC_WCSS_DBG_IFC_APB_BDG_CLK			125
1371.1Sskrll#define GCC_WCSS_DBG_IFC_APB_CLK			126
1381.1Sskrll#define GCC_WCSS_DBG_IFC_ATB_BDG_CLK			127
1391.1Sskrll#define GCC_WCSS_DBG_IFC_ATB_CLK			128
1401.1Sskrll#define GCC_WCSS_DBG_IFC_DAPBUS_BDG_CLK			129
1411.1Sskrll#define GCC_WCSS_DBG_IFC_DAPBUS_CLK			130
1421.1Sskrll#define GCC_WCSS_DBG_IFC_NTS_BDG_CLK			131
1431.1Sskrll#define GCC_WCSS_DBG_IFC_NTS_CLK			132
1441.1Sskrll#define GCC_WCSS_ECAHB_CLK				133
1451.1Sskrll#define GCC_XO_CLK					134
1461.1Sskrll#define GCC_XO_CLK_SRC					135
1471.1Sskrll#define GMAC0_RX_CLK_SRC				136
1481.1Sskrll#define GMAC0_TX_CLK_SRC				137
1491.1Sskrll#define GMAC1_RX_CLK_SRC				138
1501.1Sskrll#define GMAC1_TX_CLK_SRC				139
1511.1Sskrll#define GMAC_CLK_SRC					140
1521.1Sskrll#define GP1_CLK_SRC					141
1531.1Sskrll#define GP2_CLK_SRC					142
1541.1Sskrll#define GP3_CLK_SRC					143
1551.1Sskrll#define LPASS_AXIM_CLK_SRC				144
1561.1Sskrll#define LPASS_SWAY_CLK_SRC				145
1571.1Sskrll#define PCIE0_AUX_CLK_SRC				146
1581.1Sskrll#define PCIE0_AXI_CLK_SRC				147
1591.1Sskrll#define PCIE1_AUX_CLK_SRC				148
1601.1Sskrll#define PCIE1_AXI_CLK_SRC				149
1611.1Sskrll#define PCNOC_BFDCD_CLK_SRC				150
1621.1Sskrll#define Q6_AXI_CLK_SRC					151
1631.1Sskrll#define QDSS_AT_CLK_SRC					152
1641.1Sskrll#define QDSS_STM_CLK_SRC				153
1651.1Sskrll#define QDSS_TSCTR_CLK_SRC				154
1661.1Sskrll#define QDSS_TRACECLKIN_CLK_SRC				155
1671.1Sskrll#define QPIC_IO_MACRO_CLK_SRC				156
1681.1Sskrll#define SDCC1_APPS_CLK_SRC				157
1691.1Sskrll#define SYSTEM_NOC_BFDCD_CLK_SRC			158
1701.1Sskrll#define UBI0_AXI_CLK_SRC				159
1711.1Sskrll#define UBI0_CORE_CLK_SRC				160
1721.1Sskrll#define USB0_AUX_CLK_SRC				161
1731.1Sskrll#define USB0_LFPS_CLK_SRC				162
1741.1Sskrll#define USB0_MASTER_CLK_SRC				163
1751.1Sskrll#define USB0_MOCK_UTMI_CLK_SRC				164
1761.1Sskrll#define WCSS_AHB_CLK_SRC				165
1771.1Sskrll#define PCIE0_PIPE_CLK_SRC				166
1781.1Sskrll#define PCIE1_PIPE_CLK_SRC				167
1791.1Sskrll#define USB0_PIPE_CLK_SRC				168
1801.1Sskrll#define GCC_USB0_PIPE_CLK				169
1811.1Sskrll#define GMAC0_RX_DIV_CLK_SRC				170
1821.1Sskrll#define GMAC0_TX_DIV_CLK_SRC				171
1831.1Sskrll#define GMAC1_RX_DIV_CLK_SRC				172
1841.1Sskrll#define GMAC1_TX_DIV_CLK_SRC				173
1851.1Sskrll#endif
186