11.1Sskrll/* $NetBSD: qcom,gcc-msm8909.h,v 1.1.1.1 2026/01/18 05:21:34 skrll Exp $ */ 21.1Sskrll 31.1Sskrll/* SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause) */ 41.1Sskrll/* 51.1Sskrll * Copyright (C) 2022 Kernkonzept GmbH. 61.1Sskrll */ 71.1Sskrll 81.1Sskrll#ifndef _DT_BINDINGS_CLK_QCOM_GCC_8909_H 91.1Sskrll#define _DT_BINDINGS_CLK_QCOM_GCC_8909_H 101.1Sskrll 111.1Sskrll/* PLLs */ 121.1Sskrll#define GPLL0_EARLY 0 131.1Sskrll#define GPLL0 1 141.1Sskrll#define GPLL1 2 151.1Sskrll#define GPLL1_VOTE 3 161.1Sskrll#define GPLL2_EARLY 4 171.1Sskrll#define GPLL2 5 181.1Sskrll#define BIMC_PLL_EARLY 6 191.1Sskrll#define BIMC_PLL 7 201.1Sskrll 211.1Sskrll/* RCGs */ 221.1Sskrll#define APSS_AHB_CLK_SRC 8 231.1Sskrll#define BIMC_DDR_CLK_SRC 9 241.1Sskrll#define BIMC_GPU_CLK_SRC 10 251.1Sskrll#define BLSP1_QUP1_I2C_APPS_CLK_SRC 11 261.1Sskrll#define BLSP1_QUP1_SPI_APPS_CLK_SRC 12 271.1Sskrll#define BLSP1_QUP2_I2C_APPS_CLK_SRC 13 281.1Sskrll#define BLSP1_QUP2_SPI_APPS_CLK_SRC 14 291.1Sskrll#define BLSP1_QUP3_I2C_APPS_CLK_SRC 15 301.1Sskrll#define BLSP1_QUP3_SPI_APPS_CLK_SRC 16 311.1Sskrll#define BLSP1_QUP4_I2C_APPS_CLK_SRC 17 321.1Sskrll#define BLSP1_QUP4_SPI_APPS_CLK_SRC 18 331.1Sskrll#define BLSP1_QUP5_I2C_APPS_CLK_SRC 19 341.1Sskrll#define BLSP1_QUP5_SPI_APPS_CLK_SRC 20 351.1Sskrll#define BLSP1_QUP6_I2C_APPS_CLK_SRC 21 361.1Sskrll#define BLSP1_QUP6_SPI_APPS_CLK_SRC 22 371.1Sskrll#define BLSP1_UART1_APPS_CLK_SRC 23 381.1Sskrll#define BLSP1_UART2_APPS_CLK_SRC 24 391.1Sskrll#define BYTE0_CLK_SRC 25 401.1Sskrll#define CAMSS_GP0_CLK_SRC 26 411.1Sskrll#define CAMSS_GP1_CLK_SRC 27 421.1Sskrll#define CAMSS_TOP_AHB_CLK_SRC 28 431.1Sskrll#define CODEC_DIGCODEC_CLK_SRC 29 441.1Sskrll#define CRYPTO_CLK_SRC 30 451.1Sskrll#define CSI0_CLK_SRC 31 461.1Sskrll#define CSI0PHYTIMER_CLK_SRC 32 471.1Sskrll#define CSI1_CLK_SRC 33 481.1Sskrll#define ESC0_CLK_SRC 34 491.1Sskrll#define GFX3D_CLK_SRC 35 501.1Sskrll#define GP1_CLK_SRC 36 511.1Sskrll#define GP2_CLK_SRC 37 521.1Sskrll#define GP3_CLK_SRC 38 531.1Sskrll#define MCLK0_CLK_SRC 39 541.1Sskrll#define MCLK1_CLK_SRC 40 551.1Sskrll#define MDP_CLK_SRC 41 561.1Sskrll#define PCLK0_CLK_SRC 42 571.1Sskrll#define PCNOC_BFDCD_CLK_SRC 43 581.1Sskrll#define PDM2_CLK_SRC 44 591.1Sskrll#define SDCC1_APPS_CLK_SRC 45 601.1Sskrll#define SDCC2_APPS_CLK_SRC 46 611.1Sskrll#define SYSTEM_NOC_BFDCD_CLK_SRC 47 621.1Sskrll#define ULTAUDIO_AHBFABRIC_CLK_SRC 48 631.1Sskrll#define ULTAUDIO_LPAIF_AUX_I2S_CLK_SRC 49 641.1Sskrll#define ULTAUDIO_LPAIF_PRI_I2S_CLK_SRC 50 651.1Sskrll#define ULTAUDIO_LPAIF_SEC_I2S_CLK_SRC 51 661.1Sskrll#define ULTAUDIO_XO_CLK_SRC 52 671.1Sskrll#define USB_HS_SYSTEM_CLK_SRC 53 681.1Sskrll#define VCODEC0_CLK_SRC 54 691.1Sskrll#define VFE0_CLK_SRC 55 701.1Sskrll#define VSYNC_CLK_SRC 56 711.1Sskrll 721.1Sskrll/* Voteable Clocks */ 731.1Sskrll#define GCC_APSS_TCU_CLK 57 741.1Sskrll#define GCC_BLSP1_AHB_CLK 58 751.1Sskrll#define GCC_BLSP1_SLEEP_CLK 59 761.1Sskrll#define GCC_BOOT_ROM_AHB_CLK 60 771.1Sskrll#define GCC_CRYPTO_CLK 61 781.1Sskrll#define GCC_CRYPTO_AHB_CLK 62 791.1Sskrll#define GCC_CRYPTO_AXI_CLK 63 801.1Sskrll#define GCC_GFX_TBU_CLK 64 811.1Sskrll#define GCC_GFX_TCU_CLK 65 821.1Sskrll#define GCC_GTCU_AHB_CLK 66 831.1Sskrll#define GCC_MDP_TBU_CLK 67 841.1Sskrll#define GCC_PRNG_AHB_CLK 68 851.1Sskrll#define GCC_SMMU_CFG_CLK 69 861.1Sskrll#define GCC_VENUS_TBU_CLK 70 871.1Sskrll#define GCC_VFE_TBU_CLK 71 881.1Sskrll 891.1Sskrll/* Branches */ 901.1Sskrll#define GCC_BIMC_GFX_CLK 72 911.1Sskrll#define GCC_BIMC_GPU_CLK 73 921.1Sskrll#define GCC_BLSP1_QUP1_I2C_APPS_CLK 74 931.1Sskrll#define GCC_BLSP1_QUP1_SPI_APPS_CLK 75 941.1Sskrll#define GCC_BLSP1_QUP2_I2C_APPS_CLK 76 951.1Sskrll#define GCC_BLSP1_QUP2_SPI_APPS_CLK 77 961.1Sskrll#define GCC_BLSP1_QUP3_I2C_APPS_CLK 78 971.1Sskrll#define GCC_BLSP1_QUP3_SPI_APPS_CLK 79 981.1Sskrll#define GCC_BLSP1_QUP4_I2C_APPS_CLK 80 991.1Sskrll#define GCC_BLSP1_QUP4_SPI_APPS_CLK 81 1001.1Sskrll#define GCC_BLSP1_QUP5_I2C_APPS_CLK 82 1011.1Sskrll#define GCC_BLSP1_QUP5_SPI_APPS_CLK 83 1021.1Sskrll#define GCC_BLSP1_QUP6_I2C_APPS_CLK 84 1031.1Sskrll#define GCC_BLSP1_QUP6_SPI_APPS_CLK 85 1041.1Sskrll#define GCC_BLSP1_UART1_APPS_CLK 86 1051.1Sskrll#define GCC_BLSP1_UART2_APPS_CLK 87 1061.1Sskrll#define GCC_CAMSS_AHB_CLK 88 1071.1Sskrll#define GCC_CAMSS_CSI0_CLK 89 1081.1Sskrll#define GCC_CAMSS_CSI0_AHB_CLK 90 1091.1Sskrll#define GCC_CAMSS_CSI0PHY_CLK 91 1101.1Sskrll#define GCC_CAMSS_CSI0PHYTIMER_CLK 92 1111.1Sskrll#define GCC_CAMSS_CSI0PIX_CLK 93 1121.1Sskrll#define GCC_CAMSS_CSI0RDI_CLK 94 1131.1Sskrll#define GCC_CAMSS_CSI1_CLK 95 1141.1Sskrll#define GCC_CAMSS_CSI1_AHB_CLK 96 1151.1Sskrll#define GCC_CAMSS_CSI1PHY_CLK 97 1161.1Sskrll#define GCC_CAMSS_CSI1PIX_CLK 98 1171.1Sskrll#define GCC_CAMSS_CSI1RDI_CLK 99 1181.1Sskrll#define GCC_CAMSS_CSI_VFE0_CLK 100 1191.1Sskrll#define GCC_CAMSS_GP0_CLK 101 1201.1Sskrll#define GCC_CAMSS_GP1_CLK 102 1211.1Sskrll#define GCC_CAMSS_ISPIF_AHB_CLK 103 1221.1Sskrll#define GCC_CAMSS_MCLK0_CLK 104 1231.1Sskrll#define GCC_CAMSS_MCLK1_CLK 105 1241.1Sskrll#define GCC_CAMSS_TOP_AHB_CLK 106 1251.1Sskrll#define GCC_CAMSS_VFE0_CLK 107 1261.1Sskrll#define GCC_CAMSS_VFE_AHB_CLK 108 1271.1Sskrll#define GCC_CAMSS_VFE_AXI_CLK 109 1281.1Sskrll#define GCC_CODEC_DIGCODEC_CLK 110 1291.1Sskrll#define GCC_GP1_CLK 111 1301.1Sskrll#define GCC_GP2_CLK 112 1311.1Sskrll#define GCC_GP3_CLK 113 1321.1Sskrll#define GCC_MDSS_AHB_CLK 114 1331.1Sskrll#define GCC_MDSS_AXI_CLK 115 1341.1Sskrll#define GCC_MDSS_BYTE0_CLK 116 1351.1Sskrll#define GCC_MDSS_ESC0_CLK 117 1361.1Sskrll#define GCC_MDSS_MDP_CLK 118 1371.1Sskrll#define GCC_MDSS_PCLK0_CLK 119 1381.1Sskrll#define GCC_MDSS_VSYNC_CLK 120 1391.1Sskrll#define GCC_MSS_CFG_AHB_CLK 121 1401.1Sskrll#define GCC_MSS_Q6_BIMC_AXI_CLK 122 1411.1Sskrll#define GCC_OXILI_AHB_CLK 123 1421.1Sskrll#define GCC_OXILI_GFX3D_CLK 124 1431.1Sskrll#define GCC_PDM2_CLK 125 1441.1Sskrll#define GCC_PDM_AHB_CLK 126 1451.1Sskrll#define GCC_SDCC1_AHB_CLK 127 1461.1Sskrll#define GCC_SDCC1_APPS_CLK 128 1471.1Sskrll#define GCC_SDCC2_AHB_CLK 129 1481.1Sskrll#define GCC_SDCC2_APPS_CLK 130 1491.1Sskrll#define GCC_ULTAUDIO_AHBFABRIC_IXFABRIC_CLK 131 1501.1Sskrll#define GCC_ULTAUDIO_AHBFABRIC_IXFABRIC_LPM_CLK 132 1511.1Sskrll#define GCC_ULTAUDIO_AVSYNC_XO_CLK 133 1521.1Sskrll#define GCC_ULTAUDIO_LPAIF_AUX_I2S_CLK 134 1531.1Sskrll#define GCC_ULTAUDIO_LPAIF_PRI_I2S_CLK 135 1541.1Sskrll#define GCC_ULTAUDIO_LPAIF_SEC_I2S_CLK 136 1551.1Sskrll#define GCC_ULTAUDIO_PCNOC_MPORT_CLK 137 1561.1Sskrll#define GCC_ULTAUDIO_PCNOC_SWAY_CLK 138 1571.1Sskrll#define GCC_ULTAUDIO_STC_XO_CLK 139 1581.1Sskrll#define GCC_USB2A_PHY_SLEEP_CLK 140 1591.1Sskrll#define GCC_USB_HS_AHB_CLK 141 1601.1Sskrll#define GCC_USB_HS_PHY_CFG_AHB_CLK 142 1611.1Sskrll#define GCC_USB_HS_SYSTEM_CLK 143 1621.1Sskrll#define GCC_VENUS0_AHB_CLK 144 1631.1Sskrll#define GCC_VENUS0_AXI_CLK 145 1641.1Sskrll#define GCC_VENUS0_CORE0_VCODEC0_CLK 146 1651.1Sskrll#define GCC_VENUS0_VCODEC0_CLK 147 1661.1Sskrll 1671.1Sskrll/* Resets */ 1681.1Sskrll#define GCC_AUDIO_CORE_BCR 0 1691.1Sskrll#define GCC_BLSP1_BCR 1 1701.1Sskrll#define GCC_BLSP1_QUP1_BCR 2 1711.1Sskrll#define GCC_BLSP1_QUP2_BCR 3 1721.1Sskrll#define GCC_BLSP1_QUP3_BCR 4 1731.1Sskrll#define GCC_BLSP1_QUP4_BCR 5 1741.1Sskrll#define GCC_BLSP1_QUP5_BCR 6 1751.1Sskrll#define GCC_BLSP1_QUP6_BCR 7 1761.1Sskrll#define GCC_BLSP1_UART1_BCR 8 1771.1Sskrll#define GCC_BLSP1_UART2_BCR 9 1781.1Sskrll#define GCC_CAMSS_CSI0_BCR 10 1791.1Sskrll#define GCC_CAMSS_CSI0PHY_BCR 11 1801.1Sskrll#define GCC_CAMSS_CSI0PIX_BCR 12 1811.1Sskrll#define GCC_CAMSS_CSI0RDI_BCR 13 1821.1Sskrll#define GCC_CAMSS_CSI1_BCR 14 1831.1Sskrll#define GCC_CAMSS_CSI1PHY_BCR 15 1841.1Sskrll#define GCC_CAMSS_CSI1PIX_BCR 16 1851.1Sskrll#define GCC_CAMSS_CSI1RDI_BCR 17 1861.1Sskrll#define GCC_CAMSS_CSI_VFE0_BCR 18 1871.1Sskrll#define GCC_CAMSS_GP0_BCR 19 1881.1Sskrll#define GCC_CAMSS_GP1_BCR 20 1891.1Sskrll#define GCC_CAMSS_ISPIF_BCR 21 1901.1Sskrll#define GCC_CAMSS_MCLK0_BCR 22 1911.1Sskrll#define GCC_CAMSS_MCLK1_BCR 23 1921.1Sskrll#define GCC_CAMSS_PHY0_BCR 24 1931.1Sskrll#define GCC_CAMSS_TOP_BCR 25 1941.1Sskrll#define GCC_CAMSS_TOP_AHB_BCR 26 1951.1Sskrll#define GCC_CAMSS_VFE_BCR 27 1961.1Sskrll#define GCC_CRYPTO_BCR 28 1971.1Sskrll#define GCC_MDSS_BCR 29 1981.1Sskrll#define GCC_OXILI_BCR 30 1991.1Sskrll#define GCC_PDM_BCR 31 2001.1Sskrll#define GCC_PRNG_BCR 32 2011.1Sskrll#define GCC_QUSB2_PHY_BCR 33 2021.1Sskrll#define GCC_SDCC1_BCR 34 2031.1Sskrll#define GCC_SDCC2_BCR 35 2041.1Sskrll#define GCC_ULT_AUDIO_BCR 36 2051.1Sskrll#define GCC_USB2A_PHY_BCR 37 2061.1Sskrll#define GCC_USB2_HS_PHY_ONLY_BCR 38 2071.1Sskrll#define GCC_USB_HS_BCR 39 2081.1Sskrll#define GCC_VENUS0_BCR 40 2091.1Sskrll 2101.1Sskrll/* Subsystem Restart */ 2111.1Sskrll#define GCC_MSS_RESTART 41 2121.1Sskrll 2131.1Sskrll/* Power Domains */ 2141.1Sskrll#define MDSS_GDSC 0 2151.1Sskrll#define OXILI_GDSC 1 2161.1Sskrll#define VENUS_GDSC 2 2171.1Sskrll#define VENUS_CORE0_GDSC 3 2181.1Sskrll#define VFE_GDSC 4 2191.1Sskrll 2201.1Sskrll#endif 221