11.1Sskrll/*	$NetBSD: qcom,sm6375-gcc.h,v 1.1.1.1 2026/01/18 05:21:37 skrll Exp $	*/
21.1Sskrll
31.1Sskrll/* SPDX-License-Identifier: GPL-2.0-only */
41.1Sskrll/*
51.1Sskrll * Copyright (c) 2021, The Linux Foundation. All rights reserved.
61.1Sskrll * Copyright (c) 2022, Konrad Dybcio <konrad.dybcio@somainline.org>
71.1Sskrll */
81.1Sskrll
91.1Sskrll#ifndef _DT_BINDINGS_CLK_QCOM_GCC_SM6375_H
101.1Sskrll#define _DT_BINDINGS_CLK_QCOM_GCC_SM6375_H
111.1Sskrll
121.1Sskrll/* Clocks */
131.1Sskrll#define GPLL0						0
141.1Sskrll#define GPLL0_OUT_EVEN					1
151.1Sskrll#define GPLL0_OUT_ODD					2
161.1Sskrll#define GPLL1						3
171.1Sskrll#define GPLL10						4
181.1Sskrll#define GPLL11						5
191.1Sskrll#define GPLL3						6
201.1Sskrll#define GPLL3_OUT_EVEN					7
211.1Sskrll#define GPLL4						8
221.1Sskrll#define GPLL5						9
231.1Sskrll#define GPLL6						10
241.1Sskrll#define GPLL6_OUT_EVEN					11
251.1Sskrll#define GPLL7						12
261.1Sskrll#define GPLL8						13
271.1Sskrll#define GPLL8_OUT_EVEN					14
281.1Sskrll#define GPLL9						15
291.1Sskrll#define GPLL9_OUT_MAIN					16
301.1Sskrll#define GCC_AHB2PHY_CSI_CLK				17
311.1Sskrll#define GCC_AHB2PHY_USB_CLK				18
321.1Sskrll#define GCC_BIMC_GPU_AXI_CLK				19
331.1Sskrll#define GCC_BOOT_ROM_AHB_CLK				20
341.1Sskrll#define GCC_CAM_THROTTLE_NRT_CLK			21
351.1Sskrll#define GCC_CAM_THROTTLE_RT_CLK				22
361.1Sskrll#define GCC_CAMERA_AHB_CLK				23
371.1Sskrll#define GCC_CAMERA_XO_CLK				24
381.1Sskrll#define GCC_CAMSS_AXI_CLK				25
391.1Sskrll#define GCC_CAMSS_AXI_CLK_SRC				26
401.1Sskrll#define GCC_CAMSS_CAMNOC_ATB_CLK			27
411.1Sskrll#define GCC_CAMSS_CAMNOC_NTS_XO_CLK			28
421.1Sskrll#define GCC_CAMSS_CCI_0_CLK				29
431.1Sskrll#define GCC_CAMSS_CCI_0_CLK_SRC				30
441.1Sskrll#define GCC_CAMSS_CCI_1_CLK				31
451.1Sskrll#define GCC_CAMSS_CCI_1_CLK_SRC				32
461.1Sskrll#define GCC_CAMSS_CPHY_0_CLK				33
471.1Sskrll#define GCC_CAMSS_CPHY_1_CLK				34
481.1Sskrll#define GCC_CAMSS_CPHY_2_CLK				35
491.1Sskrll#define GCC_CAMSS_CPHY_3_CLK				36
501.1Sskrll#define GCC_CAMSS_CSI0PHYTIMER_CLK			37
511.1Sskrll#define GCC_CAMSS_CSI0PHYTIMER_CLK_SRC			38
521.1Sskrll#define GCC_CAMSS_CSI1PHYTIMER_CLK			39
531.1Sskrll#define GCC_CAMSS_CSI1PHYTIMER_CLK_SRC			40
541.1Sskrll#define GCC_CAMSS_CSI2PHYTIMER_CLK			41
551.1Sskrll#define GCC_CAMSS_CSI2PHYTIMER_CLK_SRC			42
561.1Sskrll#define GCC_CAMSS_CSI3PHYTIMER_CLK			43
571.1Sskrll#define GCC_CAMSS_CSI3PHYTIMER_CLK_SRC			44
581.1Sskrll#define GCC_CAMSS_MCLK0_CLK				45
591.1Sskrll#define GCC_CAMSS_MCLK0_CLK_SRC				46
601.1Sskrll#define GCC_CAMSS_MCLK1_CLK				47
611.1Sskrll#define GCC_CAMSS_MCLK1_CLK_SRC				48
621.1Sskrll#define GCC_CAMSS_MCLK2_CLK				49
631.1Sskrll#define GCC_CAMSS_MCLK2_CLK_SRC				50
641.1Sskrll#define GCC_CAMSS_MCLK3_CLK				51
651.1Sskrll#define GCC_CAMSS_MCLK3_CLK_SRC				52
661.1Sskrll#define GCC_CAMSS_MCLK4_CLK				53
671.1Sskrll#define GCC_CAMSS_MCLK4_CLK_SRC				54
681.1Sskrll#define GCC_CAMSS_NRT_AXI_CLK				55
691.1Sskrll#define GCC_CAMSS_OPE_AHB_CLK				56
701.1Sskrll#define GCC_CAMSS_OPE_AHB_CLK_SRC			57
711.1Sskrll#define GCC_CAMSS_OPE_CLK				58
721.1Sskrll#define GCC_CAMSS_OPE_CLK_SRC				59
731.1Sskrll#define GCC_CAMSS_RT_AXI_CLK				60
741.1Sskrll#define GCC_CAMSS_TFE_0_CLK				61
751.1Sskrll#define GCC_CAMSS_TFE_0_CLK_SRC				62
761.1Sskrll#define GCC_CAMSS_TFE_0_CPHY_RX_CLK			63
771.1Sskrll#define GCC_CAMSS_TFE_0_CSID_CLK			64
781.1Sskrll#define GCC_CAMSS_TFE_0_CSID_CLK_SRC			65
791.1Sskrll#define GCC_CAMSS_TFE_1_CLK				66
801.1Sskrll#define GCC_CAMSS_TFE_1_CLK_SRC				67
811.1Sskrll#define GCC_CAMSS_TFE_1_CPHY_RX_CLK			68
821.1Sskrll#define GCC_CAMSS_TFE_1_CSID_CLK			69
831.1Sskrll#define GCC_CAMSS_TFE_1_CSID_CLK_SRC			70
841.1Sskrll#define GCC_CAMSS_TFE_2_CLK				71
851.1Sskrll#define GCC_CAMSS_TFE_2_CLK_SRC				72
861.1Sskrll#define GCC_CAMSS_TFE_2_CPHY_RX_CLK			73
871.1Sskrll#define GCC_CAMSS_TFE_2_CSID_CLK			74
881.1Sskrll#define GCC_CAMSS_TFE_2_CSID_CLK_SRC			75
891.1Sskrll#define GCC_CAMSS_TFE_CPHY_RX_CLK_SRC			76
901.1Sskrll#define GCC_CAMSS_TOP_AHB_CLK				77
911.1Sskrll#define GCC_CAMSS_TOP_AHB_CLK_SRC			78
921.1Sskrll#define GCC_CFG_NOC_USB3_PRIM_AXI_CLK			79
931.1Sskrll#define GCC_CPUSS_AHB_CLK_SRC				80
941.1Sskrll#define GCC_CPUSS_AHB_POSTDIV_CLK_SRC			81
951.1Sskrll#define GCC_CPUSS_GNOC_CLK				82
961.1Sskrll#define GCC_DISP_AHB_CLK				83
971.1Sskrll#define GCC_DISP_GPLL0_CLK_SRC				84
981.1Sskrll#define GCC_DISP_GPLL0_DIV_CLK_SRC			85
991.1Sskrll#define GCC_DISP_HF_AXI_CLK				86
1001.1Sskrll#define GCC_DISP_SLEEP_CLK				87
1011.1Sskrll#define GCC_DISP_THROTTLE_CORE_CLK			88
1021.1Sskrll#define GCC_DISP_XO_CLK					89
1031.1Sskrll#define GCC_GP1_CLK					90
1041.1Sskrll#define GCC_GP1_CLK_SRC					91
1051.1Sskrll#define GCC_GP2_CLK					92
1061.1Sskrll#define GCC_GP2_CLK_SRC					93
1071.1Sskrll#define GCC_GP3_CLK					94
1081.1Sskrll#define GCC_GP3_CLK_SRC					95
1091.1Sskrll#define GCC_GPU_CFG_AHB_CLK				96
1101.1Sskrll#define GCC_GPU_GPLL0_CLK_SRC				97
1111.1Sskrll#define GCC_GPU_GPLL0_DIV_CLK_SRC			98
1121.1Sskrll#define GCC_GPU_MEMNOC_GFX_CLK				99
1131.1Sskrll#define GCC_GPU_SNOC_DVM_GFX_CLK			100
1141.1Sskrll#define GCC_GPU_THROTTLE_CORE_CLK			101
1151.1Sskrll#define GCC_PDM2_CLK					102
1161.1Sskrll#define GCC_PDM2_CLK_SRC				103
1171.1Sskrll#define GCC_PDM_AHB_CLK					104
1181.1Sskrll#define GCC_PDM_XO4_CLK					105
1191.1Sskrll#define GCC_PRNG_AHB_CLK				106
1201.1Sskrll#define GCC_QMIP_CAMERA_NRT_AHB_CLK			107
1211.1Sskrll#define GCC_QMIP_CAMERA_RT_AHB_CLK			108
1221.1Sskrll#define GCC_QMIP_DISP_AHB_CLK				109
1231.1Sskrll#define GCC_QMIP_GPU_CFG_AHB_CLK			110
1241.1Sskrll#define GCC_QMIP_VIDEO_VCODEC_AHB_CLK			111
1251.1Sskrll#define GCC_QUPV3_WRAP0_CORE_2X_CLK			112
1261.1Sskrll#define GCC_QUPV3_WRAP0_CORE_CLK			113
1271.1Sskrll#define GCC_QUPV3_WRAP0_S0_CLK				114
1281.1Sskrll#define GCC_QUPV3_WRAP0_S0_CLK_SRC			115
1291.1Sskrll#define GCC_QUPV3_WRAP0_S1_CLK				116
1301.1Sskrll#define GCC_QUPV3_WRAP0_S1_CLK_SRC			117
1311.1Sskrll#define GCC_QUPV3_WRAP0_S2_CLK				118
1321.1Sskrll#define GCC_QUPV3_WRAP0_S2_CLK_SRC			119
1331.1Sskrll#define GCC_QUPV3_WRAP0_S3_CLK				120
1341.1Sskrll#define GCC_QUPV3_WRAP0_S3_CLK_SRC			121
1351.1Sskrll#define GCC_QUPV3_WRAP0_S4_CLK				122
1361.1Sskrll#define GCC_QUPV3_WRAP0_S4_CLK_SRC			123
1371.1Sskrll#define GCC_QUPV3_WRAP0_S5_CLK				124
1381.1Sskrll#define GCC_QUPV3_WRAP0_S5_CLK_SRC			125
1391.1Sskrll#define GCC_QUPV3_WRAP1_CORE_2X_CLK			126
1401.1Sskrll#define GCC_QUPV3_WRAP1_CORE_CLK			127
1411.1Sskrll#define GCC_QUPV3_WRAP1_S0_CLK				128
1421.1Sskrll#define GCC_QUPV3_WRAP1_S0_CLK_SRC			129
1431.1Sskrll#define GCC_QUPV3_WRAP1_S1_CLK				130
1441.1Sskrll#define GCC_QUPV3_WRAP1_S1_CLK_SRC			131
1451.1Sskrll#define GCC_QUPV3_WRAP1_S2_CLK				132
1461.1Sskrll#define GCC_QUPV3_WRAP1_S2_CLK_SRC			133
1471.1Sskrll#define GCC_QUPV3_WRAP1_S3_CLK				134
1481.1Sskrll#define GCC_QUPV3_WRAP1_S3_CLK_SRC			135
1491.1Sskrll#define GCC_QUPV3_WRAP1_S4_CLK				136
1501.1Sskrll#define GCC_QUPV3_WRAP1_S4_CLK_SRC			137
1511.1Sskrll#define GCC_QUPV3_WRAP1_S5_CLK				138
1521.1Sskrll#define GCC_QUPV3_WRAP1_S5_CLK_SRC			139
1531.1Sskrll#define GCC_QUPV3_WRAP_0_M_AHB_CLK			140
1541.1Sskrll#define GCC_QUPV3_WRAP_0_S_AHB_CLK			141
1551.1Sskrll#define GCC_QUPV3_WRAP_1_M_AHB_CLK			142
1561.1Sskrll#define GCC_QUPV3_WRAP_1_S_AHB_CLK			143
1571.1Sskrll#define GCC_RX5_PCIE_CLKREF_EN_CLK			144
1581.1Sskrll#define GCC_SDCC1_AHB_CLK				145
1591.1Sskrll#define GCC_SDCC1_APPS_CLK				146
1601.1Sskrll#define GCC_SDCC1_APPS_CLK_SRC				147
1611.1Sskrll#define GCC_SDCC1_ICE_CORE_CLK				148
1621.1Sskrll#define GCC_SDCC1_ICE_CORE_CLK_SRC			149
1631.1Sskrll#define GCC_SDCC2_AHB_CLK				150
1641.1Sskrll#define GCC_SDCC2_APPS_CLK				151
1651.1Sskrll#define GCC_SDCC2_APPS_CLK_SRC				152
1661.1Sskrll#define GCC_SYS_NOC_CPUSS_AHB_CLK			153
1671.1Sskrll#define GCC_SYS_NOC_UFS_PHY_AXI_CLK			154
1681.1Sskrll#define GCC_SYS_NOC_USB3_PRIM_AXI_CLK			155
1691.1Sskrll#define GCC_UFS_MEM_CLKREF_CLK				156
1701.1Sskrll#define GCC_UFS_PHY_AHB_CLK				157
1711.1Sskrll#define GCC_UFS_PHY_AXI_CLK				158
1721.1Sskrll#define GCC_UFS_PHY_AXI_CLK_SRC				159
1731.1Sskrll#define GCC_UFS_PHY_ICE_CORE_CLK			160
1741.1Sskrll#define GCC_UFS_PHY_ICE_CORE_CLK_SRC			161
1751.1Sskrll#define GCC_UFS_PHY_PHY_AUX_CLK				162
1761.1Sskrll#define GCC_UFS_PHY_PHY_AUX_CLK_SRC			163
1771.1Sskrll#define GCC_UFS_PHY_RX_SYMBOL_0_CLK			164
1781.1Sskrll#define GCC_UFS_PHY_TX_SYMBOL_0_CLK			165
1791.1Sskrll#define GCC_UFS_PHY_UNIPRO_CORE_CLK			166
1801.1Sskrll#define GCC_UFS_PHY_UNIPRO_CORE_CLK_SRC			167
1811.1Sskrll#define GCC_USB30_PRIM_MASTER_CLK			168
1821.1Sskrll#define GCC_USB30_PRIM_MASTER_CLK_SRC			169
1831.1Sskrll#define GCC_USB30_PRIM_MOCK_UTMI_CLK			170
1841.1Sskrll#define GCC_USB30_PRIM_MOCK_UTMI_CLK_SRC		171
1851.1Sskrll#define GCC_USB30_PRIM_MOCK_UTMI_POSTDIV_CLK_SRC	172
1861.1Sskrll#define GCC_USB30_PRIM_SLEEP_CLK			173
1871.1Sskrll#define GCC_USB3_PRIM_CLKREF_CLK			174
1881.1Sskrll#define GCC_USB3_PRIM_PHY_AUX_CLK_SRC			175
1891.1Sskrll#define GCC_USB3_PRIM_PHY_COM_AUX_CLK			176
1901.1Sskrll#define GCC_USB3_PRIM_PHY_PIPE_CLK			177
1911.1Sskrll#define GCC_VCODEC0_AXI_CLK				178
1921.1Sskrll#define GCC_VENUS_AHB_CLK				179
1931.1Sskrll#define GCC_VENUS_CTL_AXI_CLK				180
1941.1Sskrll#define GCC_VIDEO_AHB_CLK				181
1951.1Sskrll#define GCC_VIDEO_AXI0_CLK				182
1961.1Sskrll#define GCC_VIDEO_THROTTLE_CORE_CLK			183
1971.1Sskrll#define GCC_VIDEO_VCODEC0_SYS_CLK			184
1981.1Sskrll#define GCC_VIDEO_VENUS_CLK_SRC				185
1991.1Sskrll#define GCC_VIDEO_VENUS_CTL_CLK				186
2001.1Sskrll#define GCC_VIDEO_XO_CLK				187
2011.1Sskrll
2021.1Sskrll/* Resets */
2031.1Sskrll#define GCC_CAMSS_OPE_BCR				0
2041.1Sskrll#define GCC_CAMSS_TFE_BCR				1
2051.1Sskrll#define GCC_CAMSS_TOP_BCR				2
2061.1Sskrll#define GCC_GPU_BCR					3
2071.1Sskrll#define GCC_MMSS_BCR					4
2081.1Sskrll#define GCC_PDM_BCR					5
2091.1Sskrll#define GCC_PRNG_BCR					6
2101.1Sskrll#define GCC_QUPV3_WRAPPER_0_BCR				7
2111.1Sskrll#define GCC_QUPV3_WRAPPER_1_BCR				8
2121.1Sskrll#define GCC_QUSB2PHY_PRIM_BCR				9
2131.1Sskrll#define GCC_QUSB2PHY_SEC_BCR				10
2141.1Sskrll#define GCC_SDCC1_BCR					11
2151.1Sskrll#define GCC_SDCC2_BCR					12
2161.1Sskrll#define GCC_UFS_PHY_BCR					13
2171.1Sskrll#define GCC_USB30_PRIM_BCR				14
2181.1Sskrll#define GCC_USB_PHY_CFG_AHB2PHY_BCR			15
2191.1Sskrll#define GCC_VCODEC0_BCR					16
2201.1Sskrll#define GCC_VENUS_BCR					17
2211.1Sskrll#define GCC_VIDEO_INTERFACE_BCR				18
2221.1Sskrll#define GCC_USB3_DP_PHY_PRIM_BCR			19
2231.1Sskrll#define GCC_USB3_PHY_PRIM_SP0_BCR			20
2241.1Sskrll
2251.1Sskrll/* GDSCs */
2261.1Sskrll#define USB30_PRIM_GDSC					0
2271.1Sskrll#define UFS_PHY_GDSC					1
2281.1Sskrll#define CAMSS_TOP_GDSC					2
2291.1Sskrll#define VENUS_GDSC					3
2301.1Sskrll#define VCODEC0_GDSC					4
2311.1Sskrll#define HLOS1_VOTE_MM_SNOC_MMU_TBU_NRT_GDSC		5
2321.1Sskrll#define HLOS1_VOTE_MM_SNOC_MMU_TBU_RT_GDSC		6
2331.1Sskrll#define HLOS1_VOTE_TURING_MMU_TBU0_GDSC			7
2341.1Sskrll#define HLOS1_VOTE_TURING_MMU_TBU1_GDSC			8
2351.1Sskrll
2361.1Sskrll#endif
237