11.1Sskrll/*	$NetBSD: qcom,sm7150-dispcc.h,v 1.1.1.1 2026/01/18 05:21:37 skrll Exp $	*/
21.1Sskrll
31.1Sskrll/* SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause) */
41.1Sskrll/*
51.1Sskrll * Copyright (c) 2018, The Linux Foundation. All rights reserved.
61.1Sskrll * Copyright (c) 2024, Danila Tikhonov <danila@jiaxyga.com>
71.1Sskrll * Copyright (c) 2024, David Wronek <david@mainlining.org>
81.1Sskrll */
91.1Sskrll
101.1Sskrll#ifndef _DT_BINDINGS_CLK_QCOM_DISPCC_SM7150_H
111.1Sskrll#define _DT_BINDINGS_CLK_QCOM_DISPCC_SM7150_H
121.1Sskrll
131.1Sskrll/* DISPCC clock registers */
141.1Sskrll#define DISPCC_PLL0				0
151.1Sskrll#define DISPCC_MDSS_AHB_CLK			1
161.1Sskrll#define DISPCC_MDSS_AHB_CLK_SRC			2
171.1Sskrll#define DISPCC_MDSS_BYTE0_CLK			3
181.1Sskrll#define DISPCC_MDSS_BYTE0_CLK_SRC		4
191.1Sskrll#define DISPCC_MDSS_BYTE0_DIV_CLK_SRC		5
201.1Sskrll#define DISPCC_MDSS_BYTE0_INTF_CLK		6
211.1Sskrll#define DISPCC_MDSS_BYTE1_CLK			7
221.1Sskrll#define DISPCC_MDSS_BYTE1_CLK_SRC		8
231.1Sskrll#define DISPCC_MDSS_BYTE1_DIV_CLK_SRC		9
241.1Sskrll#define DISPCC_MDSS_BYTE1_INTF_CLK		10
251.1Sskrll#define DISPCC_MDSS_DP_AUX_CLK			11
261.1Sskrll#define DISPCC_MDSS_DP_AUX_CLK_SRC		12
271.1Sskrll#define DISPCC_MDSS_DP_CRYPTO_CLK		13
281.1Sskrll#define DISPCC_MDSS_DP_CRYPTO_CLK_SRC		14
291.1Sskrll#define DISPCC_MDSS_DP_LINK_CLK			15
301.1Sskrll#define DISPCC_MDSS_DP_LINK_CLK_SRC		16
311.1Sskrll#define DISPCC_MDSS_DP_LINK_INTF_CLK		17
321.1Sskrll#define DISPCC_MDSS_DP_PIXEL1_CLK		18
331.1Sskrll#define DISPCC_MDSS_DP_PIXEL1_CLK_SRC		19
341.1Sskrll#define DISPCC_MDSS_DP_PIXEL_CLK		20
351.1Sskrll#define DISPCC_MDSS_DP_PIXEL_CLK_SRC		21
361.1Sskrll#define DISPCC_MDSS_ESC0_CLK			22
371.1Sskrll#define DISPCC_MDSS_ESC0_CLK_SRC		23
381.1Sskrll#define DISPCC_MDSS_ESC1_CLK			24
391.1Sskrll#define DISPCC_MDSS_ESC1_CLK_SRC		25
401.1Sskrll#define DISPCC_MDSS_MDP_CLK			26
411.1Sskrll#define DISPCC_MDSS_MDP_CLK_SRC			27
421.1Sskrll#define DISPCC_MDSS_MDP_LUT_CLK			28
431.1Sskrll#define DISPCC_MDSS_NON_GDSC_AHB_CLK		29
441.1Sskrll#define DISPCC_MDSS_PCLK0_CLK			30
451.1Sskrll#define DISPCC_MDSS_PCLK0_CLK_SRC		31
461.1Sskrll#define DISPCC_MDSS_PCLK1_CLK			32
471.1Sskrll#define DISPCC_MDSS_PCLK1_CLK_SRC		33
481.1Sskrll#define DISPCC_MDSS_ROT_CLK			34
491.1Sskrll#define DISPCC_MDSS_ROT_CLK_SRC			35
501.1Sskrll#define DISPCC_MDSS_RSCC_AHB_CLK		36
511.1Sskrll#define DISPCC_MDSS_RSCC_VSYNC_CLK		37
521.1Sskrll#define DISPCC_MDSS_VSYNC_CLK			38
531.1Sskrll#define DISPCC_MDSS_VSYNC_CLK_SRC		39
541.1Sskrll#define DISPCC_XO_CLK_SRC			40
551.1Sskrll#define DISPCC_SLEEP_CLK			41
561.1Sskrll#define DISPCC_SLEEP_CLK_SRC			42
571.1Sskrll
581.1Sskrll/* DISPCC GDSCR */
591.1Sskrll#define MDSS_GDSC				0
601.1Sskrll
611.1Sskrll#endif
62