Home | History | Annotate | Line # | Download | only in clock
rk3128-cru.h revision 1.1.1.1
      1 /*	$NetBSD: rk3128-cru.h,v 1.1.1.1 2017/10/28 10:30:32 jmcneill Exp $	*/
      2 
      3 /*
      4  * Copyright (c) 2017 Rockchip Electronics Co. Ltd.
      5  * Author: Elaine <zhangqing (at) rock-chips.com>
      6  *
      7  * This program is free software; you can redistribute it and/or modify
      8  * it under the terms of the GNU General Public License as published by
      9  * the Free Software Foundation; either version 2 of the License, or
     10  * (at your option) any later version.
     11  *
     12  * This program is distributed in the hope that it will be useful,
     13  * but WITHOUT ANY WARRANTY; without even the implied warranty of
     14  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
     15  * GNU General Public License for more details.
     16  */
     17 
     18 #ifndef _DT_BINDINGS_CLK_ROCKCHIP_RK3128_H
     19 #define _DT_BINDINGS_CLK_ROCKCHIP_RK3128_H
     20 
     21 /* core clocks */
     22 #define PLL_APLL		1
     23 #define PLL_DPLL		2
     24 #define PLL_CPLL		3
     25 #define PLL_GPLL		4
     26 #define ARMCLK			5
     27 #define PLL_GPLL_DIV2		6
     28 #define PLL_GPLL_DIV3		7
     29 
     30 /* sclk gates (special clocks) */
     31 #define SCLK_SPI0		65
     32 #define SCLK_NANDC		67
     33 #define SCLK_SDMMC		68
     34 #define SCLK_SDIO		69
     35 #define SCLK_EMMC		71
     36 #define SCLK_UART0		77
     37 #define SCLK_UART1		78
     38 #define SCLK_UART2		79
     39 #define SCLK_I2S0		80
     40 #define SCLK_I2S1		81
     41 #define SCLK_SPDIF		83
     42 #define SCLK_TIMER0		85
     43 #define SCLK_TIMER1		86
     44 #define SCLK_TIMER2		87
     45 #define SCLK_TIMER3		88
     46 #define SCLK_TIMER4		89
     47 #define SCLK_TIMER5		90
     48 #define SCLK_SARADC		91
     49 #define SCLK_I2S_OUT		113
     50 #define SCLK_SDMMC_DRV		114
     51 #define SCLK_SDIO_DRV		115
     52 #define SCLK_EMMC_DRV		117
     53 #define SCLK_SDMMC_SAMPLE	118
     54 #define SCLK_SDIO_SAMPLE	119
     55 #define SCLK_EMMC_SAMPLE	121
     56 #define SCLK_VOP		122
     57 #define SCLK_MAC_SRC		124
     58 #define SCLK_MAC		126
     59 #define SCLK_MAC_REFOUT		127
     60 #define SCLK_MAC_REF		128
     61 #define SCLK_MAC_RX		129
     62 #define SCLK_MAC_TX		130
     63 #define SCLK_HEVC_CORE		134
     64 #define SCLK_RGA		135
     65 #define SCLK_CRYPTO		138
     66 #define SCLK_TSP		139
     67 #define SCLK_OTGPHY0		142
     68 #define SCLK_OTGPHY1		143
     69 #define SCLK_DDRC		144
     70 #define SCLK_PVTM_FUNC		145
     71 #define SCLK_PVTM_CORE		146
     72 #define SCLK_PVTM_GPU		147
     73 #define SCLK_MIPI_24M		148
     74 #define SCLK_PVTM		149
     75 #define SCLK_CIF_SRC		150
     76 #define SCLK_CIF_OUT_SRC	151
     77 #define SCLK_CIF_OUT		152
     78 #define SCLK_SFC		153
     79 #define SCLK_USB480M		154
     80 
     81 /* dclk gates */
     82 #define DCLK_VOP		190
     83 #define DCLK_EBC		191
     84 
     85 /* aclk gates */
     86 #define ACLK_VIO0		192
     87 #define ACLK_VIO1		193
     88 #define ACLK_DMAC		194
     89 #define ACLK_CPU		195
     90 #define ACLK_VEPU		196
     91 #define ACLK_VDPU		197
     92 #define ACLK_CIF		198
     93 #define ACLK_IEP		199
     94 #define ACLK_LCDC0		204
     95 #define ACLK_RGA		205
     96 #define ACLK_PERI		210
     97 #define ACLK_VOP		211
     98 #define ACLK_GMAC		212
     99 #define ACLK_GPU		213
    100 
    101 /* pclk gates */
    102 #define PCLK_SARADC		318
    103 #define PCLK_WDT		319
    104 #define PCLK_GPIO0		320
    105 #define PCLK_GPIO1		321
    106 #define PCLK_GPIO2		322
    107 #define PCLK_GPIO3		323
    108 #define PCLK_VIO_H2P		324
    109 #define PCLK_MIPI		325
    110 #define PCLK_EFUSE		326
    111 #define PCLK_HDMI		327
    112 #define PCLK_ACODEC		328
    113 #define PCLK_GRF		329
    114 #define PCLK_I2C0		332
    115 #define PCLK_I2C1		333
    116 #define PCLK_I2C2		334
    117 #define PCLK_I2C3		335
    118 #define PCLK_SPI0		338
    119 #define PCLK_UART0		341
    120 #define PCLK_UART1		342
    121 #define PCLK_UART2		343
    122 #define PCLK_TSADC		344
    123 #define PCLK_PWM		350
    124 #define PCLK_TIMER		353
    125 #define PCLK_CPU		354
    126 #define PCLK_PERI		363
    127 #define PCLK_GMAC		367
    128 #define PCLK_PMU_PRE		368
    129 #define PCLK_SIM_CARD		369
    130 
    131 /* hclk gates */
    132 #define HCLK_SPDIF		440
    133 #define HCLK_GPS		441
    134 #define HCLK_USBHOST		442
    135 #define HCLK_I2S_8CH		443
    136 #define HCLK_I2S_2CH		444
    137 #define HCLK_VOP		452
    138 #define HCLK_NANDC		453
    139 #define HCLK_SDMMC		456
    140 #define HCLK_SDIO		457
    141 #define HCLK_EMMC		459
    142 #define HCLK_CPU		460
    143 #define HCLK_VEPU		461
    144 #define HCLK_VDPU		462
    145 #define HCLK_LCDC0		463
    146 #define HCLK_EBC		465
    147 #define HCLK_VIO		466
    148 #define HCLK_RGA		467
    149 #define HCLK_IEP		468
    150 #define HCLK_VIO_H2P		469
    151 #define HCLK_CIF		470
    152 #define HCLK_HOST2		473
    153 #define HCLK_OTG		474
    154 #define HCLK_TSP		475
    155 #define HCLK_CRYPTO		476
    156 #define HCLK_PERI		478
    157 
    158 #define CLK_NR_CLKS		(HCLK_PERI + 1)
    159 
    160 /* soft-reset indices */
    161 #define SRST_CORE0_PO		0
    162 #define SRST_CORE1_PO		1
    163 #define SRST_CORE2_PO		2
    164 #define SRST_CORE3_PO		3
    165 #define SRST_CORE0		4
    166 #define SRST_CORE1		5
    167 #define SRST_CORE2		6
    168 #define SRST_CORE3		7
    169 #define SRST_CORE0_DBG		8
    170 #define SRST_CORE1_DBG		9
    171 #define SRST_CORE2_DBG		10
    172 #define SRST_CORE3_DBG		11
    173 #define SRST_TOPDBG		12
    174 #define SRST_ACLK_CORE		13
    175 #define SRST_STRC_SYS_A		14
    176 #define SRST_L2C		15
    177 
    178 #define SRST_CPUSYS_H		18
    179 #define SRST_AHB2APBSYS_H	19
    180 #define SRST_SPDIF		20
    181 #define SRST_INTMEM		21
    182 #define SRST_ROM		22
    183 #define SRST_PERI_NIU		23
    184 #define SRST_I2S_2CH		24
    185 #define SRST_I2S_8CH		25
    186 #define SRST_GPU_PVTM		26
    187 #define SRST_FUNC_PVTM		27
    188 #define SRST_CORE_PVTM		29
    189 #define SRST_EFUSE_P		30
    190 #define SRST_ACODEC_P		31
    191 
    192 #define SRST_GPIO0		32
    193 #define SRST_GPIO1		33
    194 #define SRST_GPIO2		34
    195 #define SRST_GPIO3		35
    196 #define SRST_MIPIPHY_P		36
    197 #define SRST_UART0		39
    198 #define SRST_UART1		40
    199 #define SRST_UART2		41
    200 #define SRST_I2C0		43
    201 #define SRST_I2C1		44
    202 #define SRST_I2C2		45
    203 #define SRST_I2C3		46
    204 #define SRST_SFC		47
    205 
    206 #define SRST_PWM		48
    207 #define SRST_DAP_PO		50
    208 #define SRST_DAP		51
    209 #define SRST_DAP_SYS		52
    210 #define SRST_CRYPTO		53
    211 #define SRST_GRF		55
    212 #define SRST_GMAC		56
    213 #define SRST_PERIPH_SYS_A	57
    214 #define SRST_PERIPH_SYS_H	58
    215 #define SRST_PERIPH_SYS_P       59
    216 #define SRST_SMART_CARD		60
    217 #define SRST_CPU_PERI		61
    218 #define SRST_EMEM_PERI		62
    219 #define SRST_USB_PERI		63
    220 
    221 #define SRST_DMA		64
    222 #define SRST_GPS		67
    223 #define SRST_NANDC		68
    224 #define SRST_USBOTG0		69
    225 #define SRST_OTGC0		71
    226 #define SRST_USBOTG1		72
    227 #define SRST_OTGC1		74
    228 #define SRST_DDRMSCH		79
    229 
    230 #define SRST_SDMMC		81
    231 #define SRST_SDIO		82
    232 #define SRST_EMMC		83
    233 #define SRST_SPI		84
    234 #define SRST_WDT		86
    235 #define SRST_SARADC		87
    236 #define SRST_DDRPHY		88
    237 #define SRST_DDRPHY_P		89
    238 #define SRST_DDRCTRL		90
    239 #define SRST_DDRCTRL_P		91
    240 #define SRST_TSP		92
    241 #define SRST_TSP_CLKIN		93
    242 #define SRST_HOST0_ECHI		94
    243 
    244 #define SRST_HDMI_P		96
    245 #define SRST_VIO_ARBI_H		97
    246 #define SRST_VIO0_A		98
    247 #define SRST_VIO_BUS_H		99
    248 #define SRST_VOP_A		100
    249 #define SRST_VOP_H		101
    250 #define SRST_VOP_D		102
    251 #define SRST_UTMI0		103
    252 #define SRST_UTMI1		104
    253 #define SRST_USBPOR		105
    254 #define SRST_IEP_A		106
    255 #define SRST_IEP_H		107
    256 #define SRST_RGA_A		108
    257 #define SRST_RGA_H		109
    258 #define SRST_CIF0		110
    259 #define SRST_PMU		111
    260 
    261 #define SRST_VCODEC_A		112
    262 #define SRST_VCODEC_H		113
    263 #define SRST_VIO1_A		114
    264 #define SRST_HEVC_CORE		115
    265 #define SRST_VCODEC_NIU_A	116
    266 #define SRST_PMU_NIU_P		117
    267 #define SRST_LCDC0_S		119
    268 #define SRST_GPU		120
    269 #define SRST_GPU_NIU_A		122
    270 #define SRST_EBC_A		123
    271 #define SRST_EBC_H		124
    272 
    273 #define SRST_CORE_DBG		128
    274 #define SRST_DBG_P		129
    275 #define SRST_TIMER0		130
    276 #define SRST_TIMER1		131
    277 #define SRST_TIMER2		132
    278 #define SRST_TIMER3		133
    279 #define SRST_TIMER4		134
    280 #define SRST_TIMER5		135
    281 #define SRST_VIO_H2P		136
    282 #define SRST_VIO_MIPI_DSI	137
    283 
    284 #endif
    285