1 /* $NetBSD: rk3228-cru.h,v 1.1.1.1 2017/06/15 20:14:23 jmcneill Exp $ */ 2 3 /* 4 * Copyright (c) 2015 Rockchip Electronics Co. Ltd. 5 * Author: Jeffy Chen <jeffy.chen (at) rock-chips.com> 6 * 7 * This program is free software; you can redistribute it and/or modify 8 * it under the terms of the GNU General Public License as published by 9 * the Free Software Foundation; either version 2 of the License, or 10 * (at your option) any later version. 11 * 12 * This program is distributed in the hope that it will be useful, 13 * but WITHOUT ANY WARRANTY; without even the implied warranty of 14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 15 * GNU General Public License for more details. 16 */ 17 18 #ifndef _DT_BINDINGS_CLK_ROCKCHIP_RK3228_H 19 #define _DT_BINDINGS_CLK_ROCKCHIP_RK3228_H 20 21 /* core clocks */ 22 #define PLL_APLL 1 23 #define PLL_DPLL 2 24 #define PLL_CPLL 3 25 #define PLL_GPLL 4 26 #define ARMCLK 5 27 28 /* sclk gates (special clocks) */ 29 #define SCLK_SPI0 65 30 #define SCLK_NANDC 67 31 #define SCLK_SDMMC 68 32 #define SCLK_SDIO 69 33 #define SCLK_EMMC 71 34 #define SCLK_TSADC 72 35 #define SCLK_UART0 77 36 #define SCLK_UART1 78 37 #define SCLK_UART2 79 38 #define SCLK_I2S0 80 39 #define SCLK_I2S1 81 40 #define SCLK_I2S2 82 41 #define SCLK_SPDIF 83 42 #define SCLK_TIMER0 85 43 #define SCLK_TIMER1 86 44 #define SCLK_TIMER2 87 45 #define SCLK_TIMER3 88 46 #define SCLK_TIMER4 89 47 #define SCLK_TIMER5 90 48 #define SCLK_I2S_OUT 113 49 #define SCLK_SDMMC_DRV 114 50 #define SCLK_SDIO_DRV 115 51 #define SCLK_EMMC_DRV 117 52 #define SCLK_SDMMC_SAMPLE 118 53 #define SCLK_SDIO_SAMPLE 119 54 #define SCLK_EMMC_SAMPLE 121 55 #define SCLK_VOP 122 56 #define SCLK_HDMI_HDCP 123 57 #define SCLK_MAC_SRC 124 58 #define SCLK_MAC_EXTCLK 125 59 #define SCLK_MAC 126 60 #define SCLK_MAC_REFOUT 127 61 #define SCLK_MAC_REF 128 62 #define SCLK_MAC_RX 129 63 #define SCLK_MAC_TX 130 64 #define SCLK_MAC_PHY 131 65 #define SCLK_MAC_OUT 132 66 67 /* dclk gates */ 68 #define DCLK_VOP 190 69 #define DCLK_HDMI_PHY 191 70 71 /* aclk gates */ 72 #define ACLK_DMAC 194 73 #define ACLK_PERI 210 74 #define ACLK_VOP 211 75 #define ACLK_GMAC 212 76 77 /* pclk gates */ 78 #define PCLK_GPIO0 320 79 #define PCLK_GPIO1 321 80 #define PCLK_GPIO2 322 81 #define PCLK_GPIO3 323 82 #define PCLK_GRF 329 83 #define PCLK_I2C0 332 84 #define PCLK_I2C1 333 85 #define PCLK_I2C2 334 86 #define PCLK_I2C3 335 87 #define PCLK_SPI0 338 88 #define PCLK_UART0 341 89 #define PCLK_UART1 342 90 #define PCLK_UART2 343 91 #define PCLK_TSADC 344 92 #define PCLK_PWM 350 93 #define PCLK_TIMER 353 94 #define PCLK_PERI 363 95 #define PCLK_HDMI_CTRL 364 96 #define PCLK_HDMI_PHY 365 97 #define PCLK_GMAC 367 98 99 /* hclk gates */ 100 #define HCLK_I2S0_8CH 442 101 #define HCLK_I2S1_8CH 443 102 #define HCLK_I2S2_2CH 444 103 #define HCLK_SPDIF_8CH 445 104 #define HCLK_VOP 452 105 #define HCLK_NANDC 453 106 #define HCLK_SDMMC 456 107 #define HCLK_SDIO 457 108 #define HCLK_EMMC 459 109 #define HCLK_PERI 478 110 111 #define CLK_NR_CLKS (HCLK_PERI + 1) 112 113 /* soft-reset indices */ 114 #define SRST_CORE0_PO 0 115 #define SRST_CORE1_PO 1 116 #define SRST_CORE2_PO 2 117 #define SRST_CORE3_PO 3 118 #define SRST_CORE0 4 119 #define SRST_CORE1 5 120 #define SRST_CORE2 6 121 #define SRST_CORE3 7 122 #define SRST_CORE0_DBG 8 123 #define SRST_CORE1_DBG 9 124 #define SRST_CORE2_DBG 10 125 #define SRST_CORE3_DBG 11 126 #define SRST_TOPDBG 12 127 #define SRST_ACLK_CORE 13 128 #define SRST_NOC 14 129 #define SRST_L2C 15 130 131 #define SRST_CPUSYS_H 18 132 #define SRST_BUSSYS_H 19 133 #define SRST_SPDIF 20 134 #define SRST_INTMEM 21 135 #define SRST_ROM 22 136 #define SRST_OTG_ADP 23 137 #define SRST_I2S0 24 138 #define SRST_I2S1 25 139 #define SRST_I2S2 26 140 #define SRST_ACODEC_P 27 141 #define SRST_DFIMON 28 142 #define SRST_MSCH 29 143 #define SRST_EFUSE1024 30 144 #define SRST_EFUSE256 31 145 146 #define SRST_GPIO0 32 147 #define SRST_GPIO1 33 148 #define SRST_GPIO2 34 149 #define SRST_GPIO3 35 150 #define SRST_PERIPH_NOC_A 36 151 #define SRST_PERIPH_NOC_BUS_H 37 152 #define SRST_PERIPH_NOC_P 38 153 #define SRST_UART0 39 154 #define SRST_UART1 40 155 #define SRST_UART2 41 156 #define SRST_PHYNOC 42 157 #define SRST_I2C0 43 158 #define SRST_I2C1 44 159 #define SRST_I2C2 45 160 #define SRST_I2C3 46 161 162 #define SRST_PWM 48 163 #define SRST_A53_GIC 49 164 #define SRST_DAP 51 165 #define SRST_DAP_NOC 52 166 #define SRST_CRYPTO 53 167 #define SRST_SGRF 54 168 #define SRST_GRF 55 169 #define SRST_GMAC 56 170 #define SRST_PERIPH_NOC_H 58 171 #define SRST_MACPHY 63 172 173 #define SRST_DMA 64 174 #define SRST_NANDC 68 175 #define SRST_USBOTG 69 176 #define SRST_OTGC 70 177 #define SRST_USBHOST0 71 178 #define SRST_HOST_CTRL0 72 179 #define SRST_USBHOST1 73 180 #define SRST_HOST_CTRL1 74 181 #define SRST_USBHOST2 75 182 #define SRST_HOST_CTRL2 76 183 #define SRST_USBPOR0 77 184 #define SRST_USBPOR1 78 185 #define SRST_DDRMSCH 79 186 187 #define SRST_SMART_CARD 80 188 #define SRST_SDMMC 81 189 #define SRST_SDIO 82 190 #define SRST_EMMC 83 191 #define SRST_SPI 84 192 #define SRST_TSP_H 85 193 #define SRST_TSP 86 194 #define SRST_TSADC 87 195 #define SRST_DDRPHY 88 196 #define SRST_DDRPHY_P 89 197 #define SRST_DDRCTRL 90 198 #define SRST_DDRCTRL_P 91 199 #define SRST_HOST0_ECHI 92 200 #define SRST_HOST1_ECHI 93 201 #define SRST_HOST2_ECHI 94 202 #define SRST_VOP_NOC_A 95 203 204 #define SRST_HDMI_P 96 205 #define SRST_VIO_ARBI_H 97 206 #define SRST_IEP_NOC_A 98 207 #define SRST_VIO_NOC_H 99 208 #define SRST_VOP_A 100 209 #define SRST_VOP_H 101 210 #define SRST_VOP_D 102 211 #define SRST_UTMI0 103 212 #define SRST_UTMI1 104 213 #define SRST_UTMI2 105 214 #define SRST_UTMI3 106 215 #define SRST_RGA 107 216 #define SRST_RGA_NOC_A 108 217 #define SRST_RGA_A 109 218 #define SRST_RGA_H 110 219 #define SRST_HDCP_A 111 220 221 #define SRST_VPU_A 112 222 #define SRST_VPU_H 113 223 #define SRST_VPU_NOC_A 116 224 #define SRST_VPU_NOC_H 117 225 #define SRST_RKVDEC_A 118 226 #define SRST_RKVDEC_NOC_A 119 227 #define SRST_RKVDEC_H 120 228 #define SRST_RKVDEC_NOC_H 121 229 #define SRST_RKVDEC_CORE 122 230 #define SRST_RKVDEC_CABAC 123 231 #define SRST_IEP_A 124 232 #define SRST_IEP_H 125 233 #define SRST_GPU_A 126 234 #define SRST_GPU_NOC_A 127 235 236 #define SRST_CORE_DBG 128 237 #define SRST_DBG_P 129 238 #define SRST_TIMER0 130 239 #define SRST_TIMER1 131 240 #define SRST_TIMER2 132 241 #define SRST_TIMER3 133 242 #define SRST_TIMER4 134 243 #define SRST_TIMER5 135 244 #define SRST_VIO_H2P 136 245 #define SRST_HDMIPHY 139 246 #define SRST_VDAC 140 247 #define SRST_TIMER_6CH_P 141 248 249 #endif 250