11.1Sskrll/* $NetBSD: rockchip,rk3588-cru.h,v 1.1.1.1 2026/01/18 05:21:40 skrll Exp $ */ 21.1Sskrll 31.1Sskrll/* SPDX-License-Identifier: (GPL-2.0 OR MIT) */ 41.1Sskrll/* 51.1Sskrll * Copyright (c) 2021 Rockchip Electronics Co. Ltd. 61.1Sskrll * Copyright (c) 2022 Collabora Ltd. 71.1Sskrll * 81.1Sskrll * Author: Elaine Zhang <zhangqing@rock-chips.com> 91.1Sskrll * Author: Sebastian Reichel <sebastian.reichel@collabora.com> 101.1Sskrll */ 111.1Sskrll 121.1Sskrll#ifndef _DT_BINDINGS_CLK_ROCKCHIP_RK3588_H 131.1Sskrll#define _DT_BINDINGS_CLK_ROCKCHIP_RK3588_H 141.1Sskrll 151.1Sskrll/* cru-clocks indices */ 161.1Sskrll 171.1Sskrll#define PLL_B0PLL 0 181.1Sskrll#define PLL_B1PLL 1 191.1Sskrll#define PLL_LPLL 2 201.1Sskrll#define PLL_V0PLL 3 211.1Sskrll#define PLL_AUPLL 4 221.1Sskrll#define PLL_CPLL 5 231.1Sskrll#define PLL_GPLL 6 241.1Sskrll#define PLL_NPLL 7 251.1Sskrll#define PLL_PPLL 8 261.1Sskrll#define ARMCLK_L 9 271.1Sskrll#define ARMCLK_B01 10 281.1Sskrll#define ARMCLK_B23 11 291.1Sskrll#define PCLK_BIGCORE0_ROOT 12 301.1Sskrll#define PCLK_BIGCORE0_PVTM 13 311.1Sskrll#define PCLK_BIGCORE1_ROOT 14 321.1Sskrll#define PCLK_BIGCORE1_PVTM 15 331.1Sskrll#define PCLK_DSU_S_ROOT 16 341.1Sskrll#define PCLK_DSU_ROOT 17 351.1Sskrll#define PCLK_DSU_NS_ROOT 18 361.1Sskrll#define PCLK_LITCORE_PVTM 19 371.1Sskrll#define PCLK_DBG 20 381.1Sskrll#define PCLK_DSU 21 391.1Sskrll#define PCLK_S_DAPLITE 22 401.1Sskrll#define PCLK_M_DAPLITE 23 411.1Sskrll#define MBIST_MCLK_PDM1 24 421.1Sskrll#define MBIST_CLK_ACDCDIG 25 431.1Sskrll#define HCLK_I2S2_2CH 26 441.1Sskrll#define HCLK_I2S3_2CH 27 451.1Sskrll#define CLK_I2S2_2CH_SRC 28 461.1Sskrll#define CLK_I2S2_2CH_FRAC 29 471.1Sskrll#define CLK_I2S2_2CH 30 481.1Sskrll#define MCLK_I2S2_2CH 31 491.1Sskrll#define I2S2_2CH_MCLKOUT 32 501.1Sskrll#define CLK_DAC_ACDCDIG 33 511.1Sskrll#define CLK_I2S3_2CH_SRC 34 521.1Sskrll#define CLK_I2S3_2CH_FRAC 35 531.1Sskrll#define CLK_I2S3_2CH 36 541.1Sskrll#define MCLK_I2S3_2CH 37 551.1Sskrll#define I2S3_2CH_MCLKOUT 38 561.1Sskrll#define PCLK_ACDCDIG 39 571.1Sskrll#define HCLK_I2S0_8CH 40 581.1Sskrll#define CLK_I2S0_8CH_TX_SRC 41 591.1Sskrll#define CLK_I2S0_8CH_TX_FRAC 42 601.1Sskrll#define MCLK_I2S0_8CH_TX 43 611.1Sskrll#define CLK_I2S0_8CH_TX 44 621.1Sskrll#define CLK_I2S0_8CH_RX_SRC 45 631.1Sskrll#define CLK_I2S0_8CH_RX_FRAC 46 641.1Sskrll#define MCLK_I2S0_8CH_RX 47 651.1Sskrll#define CLK_I2S0_8CH_RX 48 661.1Sskrll#define I2S0_8CH_MCLKOUT 49 671.1Sskrll#define HCLK_PDM1 50 681.1Sskrll#define MCLK_PDM1 51 691.1Sskrll#define HCLK_AUDIO_ROOT 52 701.1Sskrll#define PCLK_AUDIO_ROOT 53 711.1Sskrll#define HCLK_SPDIF0 54 721.1Sskrll#define CLK_SPDIF0_SRC 55 731.1Sskrll#define CLK_SPDIF0_FRAC 56 741.1Sskrll#define MCLK_SPDIF0 57 751.1Sskrll#define CLK_SPDIF0 58 761.1Sskrll#define CLK_SPDIF1 59 771.1Sskrll#define HCLK_SPDIF1 60 781.1Sskrll#define CLK_SPDIF1_SRC 61 791.1Sskrll#define CLK_SPDIF1_FRAC 62 801.1Sskrll#define MCLK_SPDIF1 63 811.1Sskrll#define ACLK_AV1_ROOT 64 821.1Sskrll#define ACLK_AV1 65 831.1Sskrll#define PCLK_AV1_ROOT 66 841.1Sskrll#define PCLK_AV1 67 851.1Sskrll#define PCLK_MAILBOX0 68 861.1Sskrll#define PCLK_MAILBOX1 69 871.1Sskrll#define PCLK_MAILBOX2 70 881.1Sskrll#define PCLK_PMU2 71 891.1Sskrll#define PCLK_PMUCM0_INTMUX 72 901.1Sskrll#define PCLK_DDRCM0_INTMUX 73 911.1Sskrll#define PCLK_TOP 74 921.1Sskrll#define PCLK_PWM1 75 931.1Sskrll#define CLK_PWM1 76 941.1Sskrll#define CLK_PWM1_CAPTURE 77 951.1Sskrll#define PCLK_PWM2 78 961.1Sskrll#define CLK_PWM2 79 971.1Sskrll#define CLK_PWM2_CAPTURE 80 981.1Sskrll#define PCLK_PWM3 81 991.1Sskrll#define CLK_PWM3 82 1001.1Sskrll#define CLK_PWM3_CAPTURE 83 1011.1Sskrll#define PCLK_BUSTIMER0 84 1021.1Sskrll#define PCLK_BUSTIMER1 85 1031.1Sskrll#define CLK_BUS_TIMER_ROOT 86 1041.1Sskrll#define CLK_BUSTIMER0 87 1051.1Sskrll#define CLK_BUSTIMER1 88 1061.1Sskrll#define CLK_BUSTIMER2 89 1071.1Sskrll#define CLK_BUSTIMER3 90 1081.1Sskrll#define CLK_BUSTIMER4 91 1091.1Sskrll#define CLK_BUSTIMER5 92 1101.1Sskrll#define CLK_BUSTIMER6 93 1111.1Sskrll#define CLK_BUSTIMER7 94 1121.1Sskrll#define CLK_BUSTIMER8 95 1131.1Sskrll#define CLK_BUSTIMER9 96 1141.1Sskrll#define CLK_BUSTIMER10 97 1151.1Sskrll#define CLK_BUSTIMER11 98 1161.1Sskrll#define PCLK_WDT0 99 1171.1Sskrll#define TCLK_WDT0 100 1181.1Sskrll#define PCLK_CAN0 101 1191.1Sskrll#define CLK_CAN0 102 1201.1Sskrll#define PCLK_CAN1 103 1211.1Sskrll#define CLK_CAN1 104 1221.1Sskrll#define PCLK_CAN2 105 1231.1Sskrll#define CLK_CAN2 106 1241.1Sskrll#define ACLK_DECOM 107 1251.1Sskrll#define PCLK_DECOM 108 1261.1Sskrll#define DCLK_DECOM 109 1271.1Sskrll#define ACLK_DMAC0 110 1281.1Sskrll#define ACLK_DMAC1 111 1291.1Sskrll#define ACLK_DMAC2 112 1301.1Sskrll#define ACLK_BUS_ROOT 113 1311.1Sskrll#define ACLK_GIC 114 1321.1Sskrll#define PCLK_GPIO1 115 1331.1Sskrll#define DBCLK_GPIO1 116 1341.1Sskrll#define PCLK_GPIO2 117 1351.1Sskrll#define DBCLK_GPIO2 118 1361.1Sskrll#define PCLK_GPIO3 119 1371.1Sskrll#define DBCLK_GPIO3 120 1381.1Sskrll#define PCLK_GPIO4 121 1391.1Sskrll#define DBCLK_GPIO4 122 1401.1Sskrll#define PCLK_I2C1 123 1411.1Sskrll#define PCLK_I2C2 124 1421.1Sskrll#define PCLK_I2C3 125 1431.1Sskrll#define PCLK_I2C4 126 1441.1Sskrll#define PCLK_I2C5 127 1451.1Sskrll#define PCLK_I2C6 128 1461.1Sskrll#define PCLK_I2C7 129 1471.1Sskrll#define PCLK_I2C8 130 1481.1Sskrll#define CLK_I2C1 131 1491.1Sskrll#define CLK_I2C2 132 1501.1Sskrll#define CLK_I2C3 133 1511.1Sskrll#define CLK_I2C4 134 1521.1Sskrll#define CLK_I2C5 135 1531.1Sskrll#define CLK_I2C6 136 1541.1Sskrll#define CLK_I2C7 137 1551.1Sskrll#define CLK_I2C8 138 1561.1Sskrll#define PCLK_OTPC_NS 139 1571.1Sskrll#define CLK_OTPC_NS 140 1581.1Sskrll#define CLK_OTPC_ARB 141 1591.1Sskrll#define CLK_OTPC_AUTO_RD_G 142 1601.1Sskrll#define CLK_OTP_PHY_G 143 1611.1Sskrll#define PCLK_SARADC 144 1621.1Sskrll#define CLK_SARADC 145 1631.1Sskrll#define PCLK_SPI0 146 1641.1Sskrll#define PCLK_SPI1 147 1651.1Sskrll#define PCLK_SPI2 148 1661.1Sskrll#define PCLK_SPI3 149 1671.1Sskrll#define PCLK_SPI4 150 1681.1Sskrll#define CLK_SPI0 151 1691.1Sskrll#define CLK_SPI1 152 1701.1Sskrll#define CLK_SPI2 153 1711.1Sskrll#define CLK_SPI3 154 1721.1Sskrll#define CLK_SPI4 155 1731.1Sskrll#define ACLK_SPINLOCK 156 1741.1Sskrll#define PCLK_TSADC 157 1751.1Sskrll#define CLK_TSADC 158 1761.1Sskrll#define PCLK_UART1 159 1771.1Sskrll#define PCLK_UART2 160 1781.1Sskrll#define PCLK_UART3 161 1791.1Sskrll#define PCLK_UART4 162 1801.1Sskrll#define PCLK_UART5 163 1811.1Sskrll#define PCLK_UART6 164 1821.1Sskrll#define PCLK_UART7 165 1831.1Sskrll#define PCLK_UART8 166 1841.1Sskrll#define PCLK_UART9 167 1851.1Sskrll#define CLK_UART1_SRC 168 1861.1Sskrll#define CLK_UART1_FRAC 169 1871.1Sskrll#define CLK_UART1 170 1881.1Sskrll#define SCLK_UART1 171 1891.1Sskrll#define CLK_UART2_SRC 172 1901.1Sskrll#define CLK_UART2_FRAC 173 1911.1Sskrll#define CLK_UART2 174 1921.1Sskrll#define SCLK_UART2 175 1931.1Sskrll#define CLK_UART3_SRC 176 1941.1Sskrll#define CLK_UART3_FRAC 177 1951.1Sskrll#define CLK_UART3 178 1961.1Sskrll#define SCLK_UART3 179 1971.1Sskrll#define CLK_UART4_SRC 180 1981.1Sskrll#define CLK_UART4_FRAC 181 1991.1Sskrll#define CLK_UART4 182 2001.1Sskrll#define SCLK_UART4 183 2011.1Sskrll#define CLK_UART5_SRC 184 2021.1Sskrll#define CLK_UART5_FRAC 185 2031.1Sskrll#define CLK_UART5 186 2041.1Sskrll#define SCLK_UART5 187 2051.1Sskrll#define CLK_UART6_SRC 188 2061.1Sskrll#define CLK_UART6_FRAC 189 2071.1Sskrll#define CLK_UART6 190 2081.1Sskrll#define SCLK_UART6 191 2091.1Sskrll#define CLK_UART7_SRC 192 2101.1Sskrll#define CLK_UART7_FRAC 193 2111.1Sskrll#define CLK_UART7 194 2121.1Sskrll#define SCLK_UART7 195 2131.1Sskrll#define CLK_UART8_SRC 196 2141.1Sskrll#define CLK_UART8_FRAC 197 2151.1Sskrll#define CLK_UART8 198 2161.1Sskrll#define SCLK_UART8 199 2171.1Sskrll#define CLK_UART9_SRC 200 2181.1Sskrll#define CLK_UART9_FRAC 201 2191.1Sskrll#define CLK_UART9 202 2201.1Sskrll#define SCLK_UART9 203 2211.1Sskrll#define ACLK_CENTER_ROOT 204 2221.1Sskrll#define ACLK_CENTER_LOW_ROOT 205 2231.1Sskrll#define HCLK_CENTER_ROOT 206 2241.1Sskrll#define PCLK_CENTER_ROOT 207 2251.1Sskrll#define ACLK_DMA2DDR 208 2261.1Sskrll#define ACLK_DDR_SHAREMEM 209 2271.1Sskrll#define ACLK_CENTER_S200_ROOT 210 2281.1Sskrll#define ACLK_CENTER_S400_ROOT 211 2291.1Sskrll#define FCLK_DDR_CM0_CORE 212 2301.1Sskrll#define CLK_DDR_TIMER_ROOT 213 2311.1Sskrll#define CLK_DDR_TIMER0 214 2321.1Sskrll#define CLK_DDR_TIMER1 215 2331.1Sskrll#define TCLK_WDT_DDR 216 2341.1Sskrll#define CLK_DDR_CM0_RTC 217 2351.1Sskrll#define PCLK_WDT 218 2361.1Sskrll#define PCLK_TIMER 219 2371.1Sskrll#define PCLK_DMA2DDR 220 2381.1Sskrll#define PCLK_SHAREMEM 221 2391.1Sskrll#define CLK_50M_SRC 222 2401.1Sskrll#define CLK_100M_SRC 223 2411.1Sskrll#define CLK_150M_SRC 224 2421.1Sskrll#define CLK_200M_SRC 225 2431.1Sskrll#define CLK_250M_SRC 226 2441.1Sskrll#define CLK_300M_SRC 227 2451.1Sskrll#define CLK_350M_SRC 228 2461.1Sskrll#define CLK_400M_SRC 229 2471.1Sskrll#define CLK_450M_SRC 230 2481.1Sskrll#define CLK_500M_SRC 231 2491.1Sskrll#define CLK_600M_SRC 232 2501.1Sskrll#define CLK_650M_SRC 233 2511.1Sskrll#define CLK_700M_SRC 234 2521.1Sskrll#define CLK_800M_SRC 235 2531.1Sskrll#define CLK_1000M_SRC 236 2541.1Sskrll#define CLK_1200M_SRC 237 2551.1Sskrll#define ACLK_TOP_M300_ROOT 238 2561.1Sskrll#define ACLK_TOP_M500_ROOT 239 2571.1Sskrll#define ACLK_TOP_M400_ROOT 240 2581.1Sskrll#define ACLK_TOP_S200_ROOT 241 2591.1Sskrll#define ACLK_TOP_S400_ROOT 242 2601.1Sskrll#define CLK_MIPI_CAMARAOUT_M0 243 2611.1Sskrll#define CLK_MIPI_CAMARAOUT_M1 244 2621.1Sskrll#define CLK_MIPI_CAMARAOUT_M2 245 2631.1Sskrll#define CLK_MIPI_CAMARAOUT_M3 246 2641.1Sskrll#define CLK_MIPI_CAMARAOUT_M4 247 2651.1Sskrll#define MCLK_GMAC0_OUT 248 2661.1Sskrll#define REFCLKO25M_ETH0_OUT 249 2671.1Sskrll#define REFCLKO25M_ETH1_OUT 250 2681.1Sskrll#define CLK_CIFOUT_OUT 251 2691.1Sskrll#define PCLK_MIPI_DCPHY0 252 2701.1Sskrll#define PCLK_MIPI_DCPHY1 253 2711.1Sskrll#define PCLK_CSIPHY0 254 2721.1Sskrll#define PCLK_CSIPHY1 255 2731.1Sskrll#define ACLK_TOP_ROOT 256 2741.1Sskrll#define PCLK_TOP_ROOT 257 2751.1Sskrll#define ACLK_LOW_TOP_ROOT 258 2761.1Sskrll#define PCLK_CRU 259 2771.1Sskrll#define PCLK_GPU_ROOT 260 2781.1Sskrll#define CLK_GPU_SRC 261 2791.1Sskrll#define CLK_GPU 262 2801.1Sskrll#define CLK_GPU_COREGROUP 263 2811.1Sskrll#define CLK_GPU_STACKS 264 2821.1Sskrll#define PCLK_GPU_PVTM 265 2831.1Sskrll#define CLK_GPU_PVTM 266 2841.1Sskrll#define CLK_CORE_GPU_PVTM 267 2851.1Sskrll#define PCLK_GPU_GRF 268 2861.1Sskrll#define ACLK_ISP1_ROOT 269 2871.1Sskrll#define HCLK_ISP1_ROOT 270 2881.1Sskrll#define CLK_ISP1_CORE 271 2891.1Sskrll#define CLK_ISP1_CORE_MARVIN 272 2901.1Sskrll#define CLK_ISP1_CORE_VICAP 273 2911.1Sskrll#define ACLK_ISP1 274 2921.1Sskrll#define HCLK_ISP1 275 2931.1Sskrll#define ACLK_NPU1 276 2941.1Sskrll#define HCLK_NPU1 277 2951.1Sskrll#define ACLK_NPU2 278 2961.1Sskrll#define HCLK_NPU2 279 2971.1Sskrll#define HCLK_NPU_CM0_ROOT 280 2981.1Sskrll#define FCLK_NPU_CM0_CORE 281 2991.1Sskrll#define CLK_NPU_CM0_RTC 282 3001.1Sskrll#define PCLK_NPU_PVTM 283 3011.1Sskrll#define PCLK_NPU_GRF 284 3021.1Sskrll#define CLK_NPU_PVTM 285 3031.1Sskrll#define CLK_CORE_NPU_PVTM 286 3041.1Sskrll#define ACLK_NPU0 287 3051.1Sskrll#define HCLK_NPU0 288 3061.1Sskrll#define HCLK_NPU_ROOT 289 3071.1Sskrll#define CLK_NPU_DSU0 290 3081.1Sskrll#define PCLK_NPU_ROOT 291 3091.1Sskrll#define PCLK_NPU_TIMER 292 3101.1Sskrll#define CLK_NPUTIMER_ROOT 293 3111.1Sskrll#define CLK_NPUTIMER0 294 3121.1Sskrll#define CLK_NPUTIMER1 295 3131.1Sskrll#define PCLK_NPU_WDT 296 3141.1Sskrll#define TCLK_NPU_WDT 297 3151.1Sskrll#define HCLK_EMMC 298 3161.1Sskrll#define ACLK_EMMC 299 3171.1Sskrll#define CCLK_EMMC 300 3181.1Sskrll#define BCLK_EMMC 301 3191.1Sskrll#define TMCLK_EMMC 302 3201.1Sskrll#define SCLK_SFC 303 3211.1Sskrll#define HCLK_SFC 304 3221.1Sskrll#define HCLK_SFC_XIP 305 3231.1Sskrll#define HCLK_NVM_ROOT 306 3241.1Sskrll#define ACLK_NVM_ROOT 307 3251.1Sskrll#define CLK_GMAC0_PTP_REF 308 3261.1Sskrll#define CLK_GMAC1_PTP_REF 309 3271.1Sskrll#define CLK_GMAC_125M 310 3281.1Sskrll#define CLK_GMAC_50M 311 3291.1Sskrll#define ACLK_PHP_GIC_ITS 312 3301.1Sskrll#define ACLK_MMU_PCIE 313 3311.1Sskrll#define ACLK_MMU_PHP 314 3321.1Sskrll#define ACLK_PCIE_4L_DBI 315 3331.1Sskrll#define ACLK_PCIE_2L_DBI 316 3341.1Sskrll#define ACLK_PCIE_1L0_DBI 317 3351.1Sskrll#define ACLK_PCIE_1L1_DBI 318 3361.1Sskrll#define ACLK_PCIE_1L2_DBI 319 3371.1Sskrll#define ACLK_PCIE_4L_MSTR 320 3381.1Sskrll#define ACLK_PCIE_2L_MSTR 321 3391.1Sskrll#define ACLK_PCIE_1L0_MSTR 322 3401.1Sskrll#define ACLK_PCIE_1L1_MSTR 323 3411.1Sskrll#define ACLK_PCIE_1L2_MSTR 324 3421.1Sskrll#define ACLK_PCIE_4L_SLV 325 3431.1Sskrll#define ACLK_PCIE_2L_SLV 326 3441.1Sskrll#define ACLK_PCIE_1L0_SLV 327 3451.1Sskrll#define ACLK_PCIE_1L1_SLV 328 3461.1Sskrll#define ACLK_PCIE_1L2_SLV 329 3471.1Sskrll#define PCLK_PCIE_4L 330 3481.1Sskrll#define PCLK_PCIE_2L 331 3491.1Sskrll#define PCLK_PCIE_1L0 332 3501.1Sskrll#define PCLK_PCIE_1L1 333 3511.1Sskrll#define PCLK_PCIE_1L2 334 3521.1Sskrll#define CLK_PCIE_AUX0 335 3531.1Sskrll#define CLK_PCIE_AUX1 336 3541.1Sskrll#define CLK_PCIE_AUX2 337 3551.1Sskrll#define CLK_PCIE_AUX3 338 3561.1Sskrll#define CLK_PCIE_AUX4 339 3571.1Sskrll#define CLK_PIPEPHY0_REF 340 3581.1Sskrll#define CLK_PIPEPHY1_REF 341 3591.1Sskrll#define CLK_PIPEPHY2_REF 342 3601.1Sskrll#define PCLK_PHP_ROOT 343 3611.1Sskrll#define PCLK_GMAC0 344 3621.1Sskrll#define PCLK_GMAC1 345 3631.1Sskrll#define ACLK_PCIE_ROOT 346 3641.1Sskrll#define ACLK_PHP_ROOT 347 3651.1Sskrll#define ACLK_PCIE_BRIDGE 348 3661.1Sskrll#define ACLK_GMAC0 349 3671.1Sskrll#define ACLK_GMAC1 350 3681.1Sskrll#define CLK_PMALIVE0 351 3691.1Sskrll#define CLK_PMALIVE1 352 3701.1Sskrll#define CLK_PMALIVE2 353 3711.1Sskrll#define ACLK_SATA0 354 3721.1Sskrll#define ACLK_SATA1 355 3731.1Sskrll#define ACLK_SATA2 356 3741.1Sskrll#define CLK_RXOOB0 357 3751.1Sskrll#define CLK_RXOOB1 358 3761.1Sskrll#define CLK_RXOOB2 359 3771.1Sskrll#define ACLK_USB3OTG2 360 3781.1Sskrll#define SUSPEND_CLK_USB3OTG2 361 3791.1Sskrll#define REF_CLK_USB3OTG2 362 3801.1Sskrll#define CLK_UTMI_OTG2 363 3811.1Sskrll#define CLK_PIPEPHY0_PIPE_G 364 3821.1Sskrll#define CLK_PIPEPHY1_PIPE_G 365 3831.1Sskrll#define CLK_PIPEPHY2_PIPE_G 366 3841.1Sskrll#define CLK_PIPEPHY0_PIPE_ASIC_G 367 3851.1Sskrll#define CLK_PIPEPHY1_PIPE_ASIC_G 368 3861.1Sskrll#define CLK_PIPEPHY2_PIPE_ASIC_G 369 3871.1Sskrll#define CLK_PIPEPHY2_PIPE_U3_G 370 3881.1Sskrll#define CLK_PCIE1L2_PIPE 371 3891.1Sskrll#define CLK_PCIE4L_PIPE 372 3901.1Sskrll#define CLK_PCIE2L_PIPE 373 3911.1Sskrll#define PCLK_PCIE_COMBO_PIPE_PHY0 374 3921.1Sskrll#define PCLK_PCIE_COMBO_PIPE_PHY1 375 3931.1Sskrll#define PCLK_PCIE_COMBO_PIPE_PHY2 376 3941.1Sskrll#define PCLK_PCIE_COMBO_PIPE_PHY 377 3951.1Sskrll#define HCLK_RGA3_1 378 3961.1Sskrll#define ACLK_RGA3_1 379 3971.1Sskrll#define CLK_RGA3_1_CORE 380 3981.1Sskrll#define ACLK_RGA3_ROOT 381 3991.1Sskrll#define HCLK_RGA3_ROOT 382 4001.1Sskrll#define ACLK_RKVDEC_CCU 383 4011.1Sskrll#define HCLK_RKVDEC0 384 4021.1Sskrll#define ACLK_RKVDEC0 385 4031.1Sskrll#define CLK_RKVDEC0_CA 386 4041.1Sskrll#define CLK_RKVDEC0_HEVC_CA 387 4051.1Sskrll#define CLK_RKVDEC0_CORE 388 4061.1Sskrll#define HCLK_RKVDEC1 389 4071.1Sskrll#define ACLK_RKVDEC1 390 4081.1Sskrll#define CLK_RKVDEC1_CA 391 4091.1Sskrll#define CLK_RKVDEC1_HEVC_CA 392 4101.1Sskrll#define CLK_RKVDEC1_CORE 393 4111.1Sskrll#define HCLK_SDIO 394 4121.1Sskrll#define CCLK_SRC_SDIO 395 4131.1Sskrll#define ACLK_USB_ROOT 396 4141.1Sskrll#define HCLK_USB_ROOT 397 4151.1Sskrll#define HCLK_HOST0 398 4161.1Sskrll#define HCLK_HOST_ARB0 399 4171.1Sskrll#define HCLK_HOST1 400 4181.1Sskrll#define HCLK_HOST_ARB1 401 4191.1Sskrll#define ACLK_USB3OTG0 402 4201.1Sskrll#define SUSPEND_CLK_USB3OTG0 403 4211.1Sskrll#define REF_CLK_USB3OTG0 404 4221.1Sskrll#define ACLK_USB3OTG1 405 4231.1Sskrll#define SUSPEND_CLK_USB3OTG1 406 4241.1Sskrll#define REF_CLK_USB3OTG1 407 4251.1Sskrll#define UTMI_OHCI_CLK48_HOST0 408 4261.1Sskrll#define UTMI_OHCI_CLK48_HOST1 409 4271.1Sskrll#define HCLK_IEP2P0 410 4281.1Sskrll#define ACLK_IEP2P0 411 4291.1Sskrll#define CLK_IEP2P0_CORE 412 4301.1Sskrll#define ACLK_JPEG_ENCODER0 413 4311.1Sskrll#define HCLK_JPEG_ENCODER0 414 4321.1Sskrll#define ACLK_JPEG_ENCODER1 415 4331.1Sskrll#define HCLK_JPEG_ENCODER1 416 4341.1Sskrll#define ACLK_JPEG_ENCODER2 417 4351.1Sskrll#define HCLK_JPEG_ENCODER2 418 4361.1Sskrll#define ACLK_JPEG_ENCODER3 419 4371.1Sskrll#define HCLK_JPEG_ENCODER3 420 4381.1Sskrll#define ACLK_JPEG_DECODER 421 4391.1Sskrll#define HCLK_JPEG_DECODER 422 4401.1Sskrll#define HCLK_RGA2 423 4411.1Sskrll#define ACLK_RGA2 424 4421.1Sskrll#define CLK_RGA2_CORE 425 4431.1Sskrll#define HCLK_RGA3_0 426 4441.1Sskrll#define ACLK_RGA3_0 427 4451.1Sskrll#define CLK_RGA3_0_CORE 428 4461.1Sskrll#define ACLK_VDPU_ROOT 429 4471.1Sskrll#define ACLK_VDPU_LOW_ROOT 430 4481.1Sskrll#define HCLK_VDPU_ROOT 431 4491.1Sskrll#define ACLK_JPEG_DECODER_ROOT 432 4501.1Sskrll#define ACLK_VPU 433 4511.1Sskrll#define HCLK_VPU 434 4521.1Sskrll#define HCLK_RKVENC0_ROOT 435 4531.1Sskrll#define ACLK_RKVENC0_ROOT 436 4541.1Sskrll#define HCLK_RKVENC0 437 4551.1Sskrll#define ACLK_RKVENC0 438 4561.1Sskrll#define CLK_RKVENC0_CORE 439 4571.1Sskrll#define HCLK_RKVENC1_ROOT 440 4581.1Sskrll#define ACLK_RKVENC1_ROOT 441 4591.1Sskrll#define HCLK_RKVENC1 442 4601.1Sskrll#define ACLK_RKVENC1 443 4611.1Sskrll#define CLK_RKVENC1_CORE 444 4621.1Sskrll#define ICLK_CSIHOST01 445 4631.1Sskrll#define ICLK_CSIHOST0 446 4641.1Sskrll#define ICLK_CSIHOST1 447 4651.1Sskrll#define PCLK_CSI_HOST_0 448 4661.1Sskrll#define PCLK_CSI_HOST_1 449 4671.1Sskrll#define PCLK_CSI_HOST_2 450 4681.1Sskrll#define PCLK_CSI_HOST_3 451 4691.1Sskrll#define PCLK_CSI_HOST_4 452 4701.1Sskrll#define PCLK_CSI_HOST_5 453 4711.1Sskrll#define ACLK_FISHEYE0 454 4721.1Sskrll#define HCLK_FISHEYE0 455 4731.1Sskrll#define CLK_FISHEYE0_CORE 456 4741.1Sskrll#define ACLK_FISHEYE1 457 4751.1Sskrll#define HCLK_FISHEYE1 458 4761.1Sskrll#define CLK_FISHEYE1_CORE 459 4771.1Sskrll#define CLK_ISP0_CORE 460 4781.1Sskrll#define CLK_ISP0_CORE_MARVIN 461 4791.1Sskrll#define CLK_ISP0_CORE_VICAP 462 4801.1Sskrll#define ACLK_ISP0 463 4811.1Sskrll#define HCLK_ISP0 464 4821.1Sskrll#define ACLK_VI_ROOT 465 4831.1Sskrll#define HCLK_VI_ROOT 466 4841.1Sskrll#define PCLK_VI_ROOT 467 4851.1Sskrll#define DCLK_VICAP 468 4861.1Sskrll#define ACLK_VICAP 469 4871.1Sskrll#define HCLK_VICAP 470 4881.1Sskrll#define PCLK_DP0 471 4891.1Sskrll#define PCLK_DP1 472 4901.1Sskrll#define PCLK_S_DP0 473 4911.1Sskrll#define PCLK_S_DP1 474 4921.1Sskrll#define CLK_DP0 475 4931.1Sskrll#define CLK_DP1 476 4941.1Sskrll#define HCLK_HDCP_KEY0 477 4951.1Sskrll#define ACLK_HDCP0 478 4961.1Sskrll#define HCLK_HDCP0 479 4971.1Sskrll#define PCLK_HDCP0 480 4981.1Sskrll#define HCLK_I2S4_8CH 481 4991.1Sskrll#define ACLK_TRNG0 482 5001.1Sskrll#define PCLK_TRNG0 483 5011.1Sskrll#define ACLK_VO0_ROOT 484 5021.1Sskrll#define HCLK_VO0_ROOT 485 5031.1Sskrll#define HCLK_VO0_S_ROOT 486 5041.1Sskrll#define PCLK_VO0_ROOT 487 5051.1Sskrll#define PCLK_VO0_S_ROOT 488 5061.1Sskrll#define PCLK_VO0GRF 489 5071.1Sskrll#define CLK_I2S4_8CH_TX_SRC 490 5081.1Sskrll#define CLK_I2S4_8CH_TX_FRAC 491 5091.1Sskrll#define MCLK_I2S4_8CH_TX 492 5101.1Sskrll#define CLK_I2S4_8CH_TX 493 5111.1Sskrll#define HCLK_I2S8_8CH 494 5121.1Sskrll#define CLK_I2S8_8CH_TX_SRC 495 5131.1Sskrll#define CLK_I2S8_8CH_TX_FRAC 496 5141.1Sskrll#define MCLK_I2S8_8CH_TX 497 5151.1Sskrll#define CLK_I2S8_8CH_TX 498 5161.1Sskrll#define HCLK_SPDIF2_DP0 499 5171.1Sskrll#define CLK_SPDIF2_DP0_SRC 500 5181.1Sskrll#define CLK_SPDIF2_DP0_FRAC 501 5191.1Sskrll#define MCLK_SPDIF2_DP0 502 5201.1Sskrll#define CLK_SPDIF2_DP0 503 5211.1Sskrll#define MCLK_SPDIF2 504 5221.1Sskrll#define HCLK_SPDIF5_DP1 505 5231.1Sskrll#define CLK_SPDIF5_DP1_SRC 506 5241.1Sskrll#define CLK_SPDIF5_DP1_FRAC 507 5251.1Sskrll#define MCLK_SPDIF5_DP1 508 5261.1Sskrll#define CLK_SPDIF5_DP1 509 5271.1Sskrll#define MCLK_SPDIF5 510 5281.1Sskrll#define PCLK_EDP0 511 5291.1Sskrll#define CLK_EDP0_24M 512 5301.1Sskrll#define CLK_EDP0_200M 513 5311.1Sskrll#define PCLK_EDP1 514 5321.1Sskrll#define CLK_EDP1_24M 515 5331.1Sskrll#define CLK_EDP1_200M 516 5341.1Sskrll#define HCLK_HDCP_KEY1 517 5351.1Sskrll#define ACLK_HDCP1 518 5361.1Sskrll#define HCLK_HDCP1 519 5371.1Sskrll#define PCLK_HDCP1 520 5381.1Sskrll#define ACLK_HDMIRX 521 5391.1Sskrll#define PCLK_HDMIRX 522 5401.1Sskrll#define CLK_HDMIRX_REF 523 5411.1Sskrll#define CLK_HDMIRX_AUD_SRC 524 5421.1Sskrll#define CLK_HDMIRX_AUD_FRAC 525 5431.1Sskrll#define CLK_HDMIRX_AUD 526 5441.1Sskrll#define CLK_HDMIRX_AUD_P_MUX 527 5451.1Sskrll#define PCLK_HDMITX0 528 5461.1Sskrll#define CLK_HDMITX0_EARC 529 5471.1Sskrll#define CLK_HDMITX0_REF 530 5481.1Sskrll#define PCLK_HDMITX1 531 5491.1Sskrll#define CLK_HDMITX1_EARC 532 5501.1Sskrll#define CLK_HDMITX1_REF 533 5511.1Sskrll#define CLK_HDMITRX_REFSRC 534 5521.1Sskrll#define ACLK_TRNG1 535 5531.1Sskrll#define PCLK_TRNG1 536 5541.1Sskrll#define ACLK_HDCP1_ROOT 537 5551.1Sskrll#define ACLK_HDMIRX_ROOT 538 5561.1Sskrll#define HCLK_VO1_ROOT 539 5571.1Sskrll#define HCLK_VO1_S_ROOT 540 5581.1Sskrll#define PCLK_VO1_ROOT 541 5591.1Sskrll#define PCLK_VO1_S_ROOT 542 5601.1Sskrll#define PCLK_S_EDP0 543 5611.1Sskrll#define PCLK_S_EDP1 544 5621.1Sskrll#define PCLK_S_HDMIRX 545 5631.1Sskrll#define HCLK_I2S10_8CH 546 5641.1Sskrll#define CLK_I2S10_8CH_RX_SRC 547 5651.1Sskrll#define CLK_I2S10_8CH_RX_FRAC 548 5661.1Sskrll#define CLK_I2S10_8CH_RX 549 5671.1Sskrll#define MCLK_I2S10_8CH_RX 550 5681.1Sskrll#define HCLK_I2S7_8CH 551 5691.1Sskrll#define CLK_I2S7_8CH_RX_SRC 552 5701.1Sskrll#define CLK_I2S7_8CH_RX_FRAC 553 5711.1Sskrll#define CLK_I2S7_8CH_RX 554 5721.1Sskrll#define MCLK_I2S7_8CH_RX 555 5731.1Sskrll#define HCLK_I2S9_8CH 556 5741.1Sskrll#define CLK_I2S9_8CH_RX_SRC 557 5751.1Sskrll#define CLK_I2S9_8CH_RX_FRAC 558 5761.1Sskrll#define CLK_I2S9_8CH_RX 559 5771.1Sskrll#define MCLK_I2S9_8CH_RX 560 5781.1Sskrll#define CLK_I2S5_8CH_TX_SRC 561 5791.1Sskrll#define CLK_I2S5_8CH_TX_FRAC 562 5801.1Sskrll#define CLK_I2S5_8CH_TX 563 5811.1Sskrll#define MCLK_I2S5_8CH_TX 564 5821.1Sskrll#define HCLK_I2S5_8CH 565 5831.1Sskrll#define CLK_I2S6_8CH_TX_SRC 566 5841.1Sskrll#define CLK_I2S6_8CH_TX_FRAC 567 5851.1Sskrll#define CLK_I2S6_8CH_TX 568 5861.1Sskrll#define MCLK_I2S6_8CH_TX 569 5871.1Sskrll#define CLK_I2S6_8CH_RX_SRC 570 5881.1Sskrll#define CLK_I2S6_8CH_RX_FRAC 571 5891.1Sskrll#define CLK_I2S6_8CH_RX 572 5901.1Sskrll#define MCLK_I2S6_8CH_RX 573 5911.1Sskrll#define I2S6_8CH_MCLKOUT 574 5921.1Sskrll#define HCLK_I2S6_8CH 575 5931.1Sskrll#define HCLK_SPDIF3 576 5941.1Sskrll#define CLK_SPDIF3_SRC 577 5951.1Sskrll#define CLK_SPDIF3_FRAC 578 5961.1Sskrll#define CLK_SPDIF3 579 5971.1Sskrll#define MCLK_SPDIF3 580 5981.1Sskrll#define HCLK_SPDIF4 581 5991.1Sskrll#define CLK_SPDIF4_SRC 582 6001.1Sskrll#define CLK_SPDIF4_FRAC 583 6011.1Sskrll#define CLK_SPDIF4 584 6021.1Sskrll#define MCLK_SPDIF4 585 6031.1Sskrll#define HCLK_SPDIFRX0 586 6041.1Sskrll#define MCLK_SPDIFRX0 587 6051.1Sskrll#define HCLK_SPDIFRX1 588 6061.1Sskrll#define MCLK_SPDIFRX1 589 6071.1Sskrll#define HCLK_SPDIFRX2 590 6081.1Sskrll#define MCLK_SPDIFRX2 591 6091.1Sskrll#define ACLK_VO1USB_TOP_ROOT 592 6101.1Sskrll#define HCLK_VO1USB_TOP_ROOT 593 6111.1Sskrll#define CLK_HDMIHDP0 594 6121.1Sskrll#define CLK_HDMIHDP1 595 6131.1Sskrll#define PCLK_HDPTX0 596 6141.1Sskrll#define PCLK_HDPTX1 597 6151.1Sskrll#define PCLK_USBDPPHY0 598 6161.1Sskrll#define PCLK_USBDPPHY1 599 6171.1Sskrll#define ACLK_VOP_ROOT 600 6181.1Sskrll#define ACLK_VOP_LOW_ROOT 601 6191.1Sskrll#define HCLK_VOP_ROOT 602 6201.1Sskrll#define PCLK_VOP_ROOT 603 6211.1Sskrll#define HCLK_VOP 604 6221.1Sskrll#define ACLK_VOP 605 6231.1Sskrll#define DCLK_VOP0_SRC 606 6241.1Sskrll#define DCLK_VOP1_SRC 607 6251.1Sskrll#define DCLK_VOP2_SRC 608 6261.1Sskrll#define DCLK_VOP0 609 6271.1Sskrll#define DCLK_VOP1 610 6281.1Sskrll#define DCLK_VOP2 611 6291.1Sskrll#define DCLK_VOP3 612 6301.1Sskrll#define PCLK_DSIHOST0 613 6311.1Sskrll#define PCLK_DSIHOST1 614 6321.1Sskrll#define CLK_DSIHOST0 615 6331.1Sskrll#define CLK_DSIHOST1 616 6341.1Sskrll#define CLK_VOP_PMU 617 6351.1Sskrll#define ACLK_VOP_DOBY 618 6361.1Sskrll#define ACLK_VOP_SUB_SRC 619 6371.1Sskrll#define CLK_USBDP_PHY0_IMMORTAL 620 6381.1Sskrll#define CLK_USBDP_PHY1_IMMORTAL 621 6391.1Sskrll#define CLK_PMU0 622 6401.1Sskrll#define PCLK_PMU0 623 6411.1Sskrll#define PCLK_PMU0IOC 624 6421.1Sskrll#define PCLK_GPIO0 625 6431.1Sskrll#define DBCLK_GPIO0 626 6441.1Sskrll#define PCLK_I2C0 627 6451.1Sskrll#define CLK_I2C0 628 6461.1Sskrll#define HCLK_I2S1_8CH 629 6471.1Sskrll#define CLK_I2S1_8CH_TX_SRC 630 6481.1Sskrll#define CLK_I2S1_8CH_TX_FRAC 631 6491.1Sskrll#define CLK_I2S1_8CH_TX 632 6501.1Sskrll#define MCLK_I2S1_8CH_TX 633 6511.1Sskrll#define CLK_I2S1_8CH_RX_SRC 634 6521.1Sskrll#define CLK_I2S1_8CH_RX_FRAC 635 6531.1Sskrll#define CLK_I2S1_8CH_RX 636 6541.1Sskrll#define MCLK_I2S1_8CH_RX 637 6551.1Sskrll#define I2S1_8CH_MCLKOUT 638 6561.1Sskrll#define CLK_PMU1_50M_SRC 639 6571.1Sskrll#define CLK_PMU1_100M_SRC 640 6581.1Sskrll#define CLK_PMU1_200M_SRC 641 6591.1Sskrll#define CLK_PMU1_300M_SRC 642 6601.1Sskrll#define CLK_PMU1_400M_SRC 643 6611.1Sskrll#define HCLK_PMU1_ROOT 644 6621.1Sskrll#define PCLK_PMU1_ROOT 645 6631.1Sskrll#define PCLK_PMU0_ROOT 646 6641.1Sskrll#define HCLK_PMU_CM0_ROOT 647 6651.1Sskrll#define PCLK_PMU1 648 6661.1Sskrll#define CLK_DDR_FAIL_SAFE 649 6671.1Sskrll#define CLK_PMU1 650 6681.1Sskrll#define HCLK_PDM0 651 6691.1Sskrll#define MCLK_PDM0 652 6701.1Sskrll#define HCLK_VAD 653 6711.1Sskrll#define FCLK_PMU_CM0_CORE 654 6721.1Sskrll#define CLK_PMU_CM0_RTC 655 6731.1Sskrll#define PCLK_PMU1_IOC 656 6741.1Sskrll#define PCLK_PMU1PWM 657 6751.1Sskrll#define CLK_PMU1PWM 658 6761.1Sskrll#define CLK_PMU1PWM_CAPTURE 659 6771.1Sskrll#define PCLK_PMU1TIMER 660 6781.1Sskrll#define CLK_PMU1TIMER_ROOT 661 6791.1Sskrll#define CLK_PMU1TIMER0 662 6801.1Sskrll#define CLK_PMU1TIMER1 663 6811.1Sskrll#define CLK_UART0_SRC 664 6821.1Sskrll#define CLK_UART0_FRAC 665 6831.1Sskrll#define CLK_UART0 666 6841.1Sskrll#define SCLK_UART0 667 6851.1Sskrll#define PCLK_UART0 668 6861.1Sskrll#define PCLK_PMU1WDT 669 6871.1Sskrll#define TCLK_PMU1WDT 670 6881.1Sskrll#define CLK_CR_PARA 671 6891.1Sskrll#define CLK_USB2PHY_HDPTXRXPHY_REF 672 6901.1Sskrll#define CLK_USBDPPHY_MIPIDCPPHY_REF 673 6911.1Sskrll#define CLK_REF_PIPE_PHY0_OSC_SRC 674 6921.1Sskrll#define CLK_REF_PIPE_PHY1_OSC_SRC 675 6931.1Sskrll#define CLK_REF_PIPE_PHY2_OSC_SRC 676 6941.1Sskrll#define CLK_REF_PIPE_PHY0_PLL_SRC 677 6951.1Sskrll#define CLK_REF_PIPE_PHY1_PLL_SRC 678 6961.1Sskrll#define CLK_REF_PIPE_PHY2_PLL_SRC 679 6971.1Sskrll#define CLK_REF_PIPE_PHY0 680 6981.1Sskrll#define CLK_REF_PIPE_PHY1 681 6991.1Sskrll#define CLK_REF_PIPE_PHY2 682 7001.1Sskrll#define SCLK_SDIO_DRV 683 7011.1Sskrll#define SCLK_SDIO_SAMPLE 684 7021.1Sskrll#define SCLK_SDMMC_DRV 685 7031.1Sskrll#define SCLK_SDMMC_SAMPLE 686 7041.1Sskrll#define CLK_PCIE1L0_PIPE 687 7051.1Sskrll#define CLK_PCIE1L1_PIPE 688 7061.1Sskrll#define CLK_BIGCORE0_PVTM 689 7071.1Sskrll#define CLK_CORE_BIGCORE0_PVTM 690 7081.1Sskrll#define CLK_BIGCORE1_PVTM 691 7091.1Sskrll#define CLK_CORE_BIGCORE1_PVTM 692 7101.1Sskrll#define CLK_LITCORE_PVTM 693 7111.1Sskrll#define CLK_CORE_LITCORE_PVTM 694 7121.1Sskrll#define CLK_AUX16M_0 695 7131.1Sskrll#define CLK_AUX16M_1 696 7141.1Sskrll#define CLK_PHY0_REF_ALT_P 697 7151.1Sskrll#define CLK_PHY0_REF_ALT_M 698 7161.1Sskrll#define CLK_PHY1_REF_ALT_P 699 7171.1Sskrll#define CLK_PHY1_REF_ALT_M 700 7181.1Sskrll#define ACLK_ISP1_PRE 701 7191.1Sskrll#define HCLK_ISP1_PRE 702 7201.1Sskrll#define HCLK_NVM 703 7211.1Sskrll#define ACLK_USB 704 7221.1Sskrll#define HCLK_USB 705 7231.1Sskrll#define ACLK_JPEG_DECODER_PRE 706 7241.1Sskrll#define ACLK_VDPU_LOW_PRE 707 7251.1Sskrll#define ACLK_RKVENC1_PRE 708 7261.1Sskrll#define HCLK_RKVENC1_PRE 709 7271.1Sskrll#define HCLK_RKVDEC0_PRE 710 7281.1Sskrll#define ACLK_RKVDEC0_PRE 711 7291.1Sskrll#define HCLK_RKVDEC1_PRE 712 7301.1Sskrll#define ACLK_RKVDEC1_PRE 713 7311.1Sskrll#define ACLK_HDCP0_PRE 714 7321.1Sskrll#define HCLK_VO0 715 7331.1Sskrll#define ACLK_HDCP1_PRE 716 7341.1Sskrll#define HCLK_VO1 717 7351.1Sskrll#define ACLK_AV1_PRE 718 7361.1Sskrll#define PCLK_AV1_PRE 719 7371.1Sskrll#define HCLK_SDIO_PRE 720 7381.1Sskrll#define PCLK_VO1GRF 721 7391.1Sskrll 7401.1Sskrll/* scmi-clocks indices */ 7411.1Sskrll 7421.1Sskrll#define SCMI_CLK_CPUL 0 7431.1Sskrll#define SCMI_CLK_DSU 1 7441.1Sskrll#define SCMI_CLK_CPUB01 2 7451.1Sskrll#define SCMI_CLK_CPUB23 3 7461.1Sskrll#define SCMI_CLK_DDR 4 7471.1Sskrll#define SCMI_CLK_GPU 5 7481.1Sskrll#define SCMI_CLK_NPU 6 7491.1Sskrll#define SCMI_CLK_SBUS 7 7501.1Sskrll#define SCMI_PCLK_SBUS 8 7511.1Sskrll#define SCMI_CCLK_SD 9 7521.1Sskrll#define SCMI_DCLK_SD 10 7531.1Sskrll#define SCMI_ACLK_SECURE_NS 11 7541.1Sskrll#define SCMI_HCLK_SECURE_NS 12 7551.1Sskrll#define SCMI_TCLK_WDT 13 7561.1Sskrll#define SCMI_KEYLADDER_CORE 14 7571.1Sskrll#define SCMI_KEYLADDER_RNG 15 7581.1Sskrll#define SCMI_ACLK_SECURE_S 16 7591.1Sskrll#define SCMI_HCLK_SECURE_S 17 7601.1Sskrll#define SCMI_PCLK_SECURE_S 18 7611.1Sskrll#define SCMI_CRYPTO_RNG 19 7621.1Sskrll#define SCMI_CRYPTO_CORE 20 7631.1Sskrll#define SCMI_CRYPTO_PKA 21 7641.1Sskrll#define SCMI_SPLL 22 7651.1Sskrll#define SCMI_HCLK_SD 23 7661.1Sskrll 7671.1Sskrll#endif 768