11.1Sskrll/* $NetBSD: mt8186-gce.h,v 1.1.1.1 2026/01/18 05:21:43 skrll Exp $ */ 21.1Sskrll 31.1Sskrll/* SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause) */ 41.1Sskrll/* 51.1Sskrll * Copyright (C) 2022 MediaTek Inc. 61.1Sskrll * Author: Yongqiang Niu <yongqiang.niu@mediatek.com> 71.1Sskrll */ 81.1Sskrll 91.1Sskrll#ifndef _DT_BINDINGS_GCE_MT8186_H 101.1Sskrll#define _DT_BINDINGS_GCE_MT8186_H 111.1Sskrll 121.1Sskrll/* assign timeout 0 also means default */ 131.1Sskrll#define CMDQ_NO_TIMEOUT 0xffffffff 141.1Sskrll#define CMDQ_TIMEOUT_DEFAULT 1000 151.1Sskrll 161.1Sskrll/* GCE thread priority */ 171.1Sskrll#define CMDQ_THR_PRIO_LOWEST 0 181.1Sskrll#define CMDQ_THR_PRIO_1 1 191.1Sskrll#define CMDQ_THR_PRIO_2 2 201.1Sskrll#define CMDQ_THR_PRIO_3 3 211.1Sskrll#define CMDQ_THR_PRIO_4 4 221.1Sskrll#define CMDQ_THR_PRIO_5 5 231.1Sskrll#define CMDQ_THR_PRIO_6 6 241.1Sskrll#define CMDQ_THR_PRIO_HIGHEST 7 251.1Sskrll 261.1Sskrll/* CPR count in 32bit register */ 271.1Sskrll#define GCE_CPR_COUNT 1312 281.1Sskrll 291.1Sskrll/* GCE subsys table */ 301.1Sskrll#define SUBSYS_1300XXXX 0 311.1Sskrll#define SUBSYS_1400XXXX 1 321.1Sskrll#define SUBSYS_1401XXXX 2 331.1Sskrll#define SUBSYS_1402XXXX 3 341.1Sskrll#define SUBSYS_1502XXXX 4 351.1Sskrll#define SUBSYS_1582XXXX 5 361.1Sskrll#define SUBSYS_1B00XXXX 6 371.1Sskrll#define SUBSYS_1C00XXXX 7 381.1Sskrll#define SUBSYS_1C10XXXX 8 391.1Sskrll#define SUBSYS_1000XXXX 9 401.1Sskrll#define SUBSYS_1001XXXX 10 411.1Sskrll#define SUBSYS_1020XXXX 11 421.1Sskrll#define SUBSYS_1021XXXX 12 431.1Sskrll#define SUBSYS_1022XXXX 13 441.1Sskrll#define SUBSYS_1023XXXX 14 451.1Sskrll#define SUBSYS_1060XXXX 15 461.1Sskrll#define SUBSYS_1602XXXX 16 471.1Sskrll#define SUBSYS_1608XXXX 17 481.1Sskrll#define SUBSYS_1700XXXX 18 491.1Sskrll#define SUBSYS_1701XXXX 19 501.1Sskrll#define SUBSYS_1702XXXX 20 511.1Sskrll#define SUBSYS_1703XXXX 21 521.1Sskrll#define SUBSYS_1706XXXX 22 531.1Sskrll#define SUBSYS_1A00XXXX 23 541.1Sskrll#define SUBSYS_1A01XXXX 24 551.1Sskrll#define SUBSYS_1A02XXXX 25 561.1Sskrll#define SUBSYS_1A03XXXX 26 571.1Sskrll#define SUBSYS_1A04XXXX 27 581.1Sskrll#define SUBSYS_1A05XXXX 28 591.1Sskrll#define SUBSYS_1A06XXXX 29 601.1Sskrll#define SUBSYS_NO_SUPPORT 99 611.1Sskrll 621.1Sskrll/* GCE General Purpose Register (GPR) support 631.1Sskrll * Leave note for scenario usage here 641.1Sskrll */ 651.1Sskrll/* GCE: write mask */ 661.1Sskrll#define GCE_GPR_R00 0x00 671.1Sskrll#define GCE_GPR_R01 0x01 681.1Sskrll/* MDP: P1: JPEG dest */ 691.1Sskrll#define GCE_GPR_R02 0x02 701.1Sskrll#define GCE_GPR_R03 0x03 711.1Sskrll/* MDP: PQ color */ 721.1Sskrll#define GCE_GPR_R04 0x04 731.1Sskrll/* MDP: 2D sharpness */ 741.1Sskrll#define GCE_GPR_R05 0x05 751.1Sskrll/* DISP: poll esd */ 761.1Sskrll#define GCE_GPR_R06 0x06 771.1Sskrll#define GCE_GPR_R07 0x07 781.1Sskrll/* MDP: P4: 2D sharpness dst */ 791.1Sskrll#define GCE_GPR_R08 0x08 801.1Sskrll#define GCE_GPR_R09 0x09 811.1Sskrll/* VCU: poll with timeout for GPR timer */ 821.1Sskrll#define GCE_GPR_R10 0x0A 831.1Sskrll#define GCE_GPR_R11 0x0B 841.1Sskrll/* CMDQ: debug */ 851.1Sskrll#define GCE_GPR_R12 0x0C 861.1Sskrll#define GCE_GPR_R13 0x0D 871.1Sskrll/* CMDQ: P7: debug */ 881.1Sskrll#define GCE_GPR_R14 0x0E 891.1Sskrll#define GCE_GPR_R15 0x0F 901.1Sskrll 911.1Sskrll/* GCE hardware events */ 921.1Sskrll/* VDEC */ 931.1Sskrll#define CMDQ_EVENT_LINE_COUNT_THRESHOLD_INTERRUPT 0 941.1Sskrll#define CMDQ_EVENT_VDEC_INT 1 951.1Sskrll#define CMDQ_EVENT_VDEC_PAUSE 2 961.1Sskrll#define CMDQ_EVENT_VDEC_DEC_ERROR 3 971.1Sskrll#define CMDQ_EVENT_MDEC_TIMEOUT 4 981.1Sskrll#define CMDQ_EVENT_DRAM_ACCESS_DONE 5 991.1Sskrll#define CMDQ_EVENT_INI_FETCH_RDY 6 1001.1Sskrll#define CMDQ_EVENT_PROCESS_FLAG 7 1011.1Sskrll#define CMDQ_EVENT_SEARCH_START_CODE_DONE 8 1021.1Sskrll#define CMDQ_EVENT_REF_REORDER_DONE 9 1031.1Sskrll#define CMDQ_EVENT_WP_TBLE_DONE 10 1041.1Sskrll#define CMDQ_EVENT_COUNT_SRAM_CLR_DONE 11 1051.1Sskrll#define CMDQ_EVENT_GCE_CNT_OP_THRESHOLD 15 1061.1Sskrll#define CMDQ_EVENT_VDEC_MINI_MDP_EVENT_0 16 1071.1Sskrll#define CMDQ_EVENT_VDEC_MINI_MDP_EVENT_1 17 1081.1Sskrll#define CMDQ_EVENT_VDEC_MINI_MDP_EVENT_2 18 1091.1Sskrll#define CMDQ_EVENT_VDEC_MINI_MDP_EVENT_3 19 1101.1Sskrll#define CMDQ_EVENT_VDEC_MINI_MDP_EVENT_4 20 1111.1Sskrll#define CMDQ_EVENT_VDEC_MINI_MDP_EVENT_5 21 1121.1Sskrll#define CMDQ_EVENT_VDEC_MINI_MDP_EVENT_6 22 1131.1Sskrll#define CMDQ_EVENT_VDEC_MINI_MDP_EVENT_7 23 1141.1Sskrll#define CMDQ_EVENT_VDEC_MINI_MDP_EVENT_8 24 1151.1Sskrll#define CMDQ_EVENT_VDEC_MINI_MDP_EVENT_9 25 1161.1Sskrll#define CMDQ_EVENT_VDEC_MINI_MDP_EVENT_10 26 1171.1Sskrll#define CMDQ_EVENT_VDEC_MINI_MDP_EVENT_11 27 1181.1Sskrll#define CMDQ_EVENT_VDEC_MINI_MDP_EVENT_12 28 1191.1Sskrll#define CMDQ_EVENT_VDEC_MINI_MDP_EVENT_13 29 1201.1Sskrll#define CMDQ_EVENT_VDEC_MINI_MDP_EVENT_14 30 1211.1Sskrll#define CMDQ_EVENT_VDEC_MINI_MDP_EVENT_15 31 1221.1Sskrll#define CMDQ_EVENT_WPE_GCE_FRAME_DONE 32 1231.1Sskrll 1241.1Sskrll/* CAM */ 1251.1Sskrll#define CMDQ_EVENT_ISP_FRAME_DONE_A 65 1261.1Sskrll#define CMDQ_EVENT_ISP_FRAME_DONE_B 66 1271.1Sskrll#define CMDQ_EVENT_CAMSV1_PASS1_DONE 70 1281.1Sskrll#define CMDQ_EVENT_CAMSV2_PASS1_DONE 71 1291.1Sskrll#define CMDQ_EVENT_CAMSV3_PASS1_DONE 72 1301.1Sskrll#define CMDQ_EVENT_MRAW_0_PASS1_DONE 73 1311.1Sskrll#define CMDQ_EVENT_SENINF_CAM0_FIFO_FULL 75 1321.1Sskrll#define CMDQ_EVENT_SENINF_CAM1_FIFO_FULL 76 1331.1Sskrll#define CMDQ_EVENT_SENINF_CAM2_FIFO_FULL 77 1341.1Sskrll#define CMDQ_EVENT_SENINF_CAM3_FIFO_FULL 78 1351.1Sskrll#define CMDQ_EVENT_SENINF_CAM4_FIFO_FULL 79 1361.1Sskrll#define CMDQ_EVENT_SENINF_CAM5_FIFO_FULL 80 1371.1Sskrll#define CMDQ_EVENT_SENINF_CAM6_FIFO_FULL 81 1381.1Sskrll#define CMDQ_EVENT_SENINF_CAM7_FIFO_FULL 82 1391.1Sskrll#define CMDQ_EVENT_SENINF_CAM8_FIFO_FULL 83 1401.1Sskrll#define CMDQ_EVENT_SENINF_CAM9_FIFO_FULL 84 1411.1Sskrll#define CMDQ_EVENT_SENINF_CAM10_FIFO_FULL 85 1421.1Sskrll#define CMDQ_EVENT_SENINF_CAM11_FIFO_FULL 86 1431.1Sskrll#define CMDQ_EVENT_SENINF_CAM12_FIFO_FULL 87 1441.1Sskrll#define CMDQ_EVENT_TG_OVRUN_A_INT 88 1451.1Sskrll#define CMDQ_EVENT_DMA_R1_ERROR_A_INT 89 1461.1Sskrll#define CMDQ_EVENT_TG_OVRUN_B_INT 90 1471.1Sskrll#define CMDQ_EVENT_DMA_R1_ERROR_B_INT 91 1481.1Sskrll#define CMDQ_EVENT_TG_OVRUN_M0_INT 94 1491.1Sskrll#define CMDQ_EVENT_R1_ERROR_M0_INT 95 1501.1Sskrll#define CMDQ_EVENT_TG_GRABERR_M0_INT 96 1511.1Sskrll#define CMDQ_EVENT_TG_GRABERR_A_INT 98 1521.1Sskrll#define CMDQ_EVENT_CQ_VR_SNAP_A_INT 99 1531.1Sskrll#define CMDQ_EVENT_TG_GRABERR_B_INT 100 1541.1Sskrll#define CMDQ_EVENT_CQ_VR_SNAP_B_INT 101 1551.1Sskrll/* VENC */ 1561.1Sskrll#define CMDQ_EVENT_VENC_CMDQ_FRAME_DONE 129 1571.1Sskrll#define CMDQ_EVENT_VENC_CMDQ_PAUSE_DONE 130 1581.1Sskrll#define CMDQ_EVENT_JPGENC_CMDQ_DONE 131 1591.1Sskrll#define CMDQ_EVENT_VENC_CMDQ_MB_DONE 132 1601.1Sskrll#define CMDQ_EVENT_VENC_CMDQ_128BYTE_CNT_DONE 133 1611.1Sskrll#define CMDQ_EVENT_VENC_CMDQ_PPS_DONE 136 1621.1Sskrll#define CMDQ_EVENT_VENC_CMDQ_SPS_DONE 137 1631.1Sskrll#define CMDQ_EVENT_VENC_CMDQ_VPS_DONE 138 1641.1Sskrll/* IPE */ 1651.1Sskrll#define CMDQ_EVENT_FDVT_DONE 161 1661.1Sskrll#define CMDQ_EVENT_FE_DONE 162 1671.1Sskrll#define CMDQ_EVENT_RSC_DONE 163 1681.1Sskrll#define CMDQ_EVENT_DVS_DONE_ASYNC_SHOT 164 1691.1Sskrll#define CMDQ_EVENT_DVP_DONE_ASYNC_SHOT 165 1701.1Sskrll/* IMG2 */ 1711.1Sskrll#define CMDQ_EVENT_GCE_IMG2_EVENT0 193 1721.1Sskrll#define CMDQ_EVENT_GCE_IMG2_EVENT1 194 1731.1Sskrll#define CMDQ_EVENT_GCE_IMG2_EVENT2 195 1741.1Sskrll#define CMDQ_EVENT_GCE_IMG2_EVENT3 196 1751.1Sskrll#define CMDQ_EVENT_GCE_IMG2_EVENT4 197 1761.1Sskrll#define CMDQ_EVENT_GCE_IMG2_EVENT5 198 1771.1Sskrll#define CMDQ_EVENT_GCE_IMG2_EVENT6 199 1781.1Sskrll#define CMDQ_EVENT_GCE_IMG2_EVENT7 200 1791.1Sskrll#define CMDQ_EVENT_GCE_IMG2_EVENT8 201 1801.1Sskrll#define CMDQ_EVENT_GCE_IMG2_EVENT9 202 1811.1Sskrll#define CMDQ_EVENT_GCE_IMG2_EVENT10 203 1821.1Sskrll#define CMDQ_EVENT_GCE_IMG2_EVENT11 204 1831.1Sskrll#define CMDQ_EVENT_GCE_IMG2_EVENT12 205 1841.1Sskrll#define CMDQ_EVENT_GCE_IMG2_EVENT13 206 1851.1Sskrll#define CMDQ_EVENT_GCE_IMG2_EVENT14 207 1861.1Sskrll#define CMDQ_EVENT_GCE_IMG2_EVENT15 208 1871.1Sskrll#define CMDQ_EVENT_GCE_IMG2_EVENT16 209 1881.1Sskrll#define CMDQ_EVENT_GCE_IMG2_EVENT17 210 1891.1Sskrll#define CMDQ_EVENT_GCE_IMG2_EVENT18 211 1901.1Sskrll#define CMDQ_EVENT_GCE_IMG2_EVENT19 212 1911.1Sskrll#define CMDQ_EVENT_GCE_IMG2_EVENT20 213 1921.1Sskrll#define CMDQ_EVENT_GCE_IMG2_EVENT21 214 1931.1Sskrll#define CMDQ_EVENT_GCE_IMG2_EVENT22 215 1941.1Sskrll#define CMDQ_EVENT_GCE_IMG2_EVENT23 216 1951.1Sskrll/* IMG1 */ 1961.1Sskrll#define CMDQ_EVENT_GCE_IMG1_EVENT0 225 1971.1Sskrll#define CMDQ_EVENT_GCE_IMG1_EVENT1 226 1981.1Sskrll#define CMDQ_EVENT_GCE_IMG1_EVENT2 227 1991.1Sskrll#define CMDQ_EVENT_GCE_IMG1_EVENT3 228 2001.1Sskrll#define CMDQ_EVENT_GCE_IMG1_EVENT4 229 2011.1Sskrll#define CMDQ_EVENT_GCE_IMG1_EVENT5 230 2021.1Sskrll#define CMDQ_EVENT_GCE_IMG1_EVENT6 231 2031.1Sskrll#define CMDQ_EVENT_GCE_IMG1_EVENT7 232 2041.1Sskrll#define CMDQ_EVENT_GCE_IMG1_EVENT8 233 2051.1Sskrll#define CMDQ_EVENT_GCE_IMG1_EVENT9 234 2061.1Sskrll#define CMDQ_EVENT_GCE_IMG1_EVENT10 235 2071.1Sskrll#define CMDQ_EVENT_GCE_IMG1_EVENT11 236 2081.1Sskrll#define CMDQ_EVENT_GCE_IMG1_EVENT12 237 2091.1Sskrll#define CMDQ_EVENT_GCE_IMG1_EVENT13 238 2101.1Sskrll#define CMDQ_EVENT_GCE_IMG1_EVENT14 239 2111.1Sskrll#define CMDQ_EVENT_GCE_IMG1_EVENT15 240 2121.1Sskrll#define CMDQ_EVENT_GCE_IMG1_EVENT16 241 2131.1Sskrll#define CMDQ_EVENT_GCE_IMG1_EVENT17 242 2141.1Sskrll#define CMDQ_EVENT_GCE_IMG1_EVENT18 243 2151.1Sskrll#define CMDQ_EVENT_GCE_IMG1_EVENT19 244 2161.1Sskrll#define CMDQ_EVENT_GCE_IMG1_EVENT20 245 2171.1Sskrll#define CMDQ_EVENT_GCE_IMG1_EVENT21 246 2181.1Sskrll#define CMDQ_EVENT_GCE_IMG1_EVENT22 247 2191.1Sskrll#define CMDQ_EVENT_GCE_IMG1_EVENT23 248 2201.1Sskrll/* MDP */ 2211.1Sskrll#define CMDQ_EVENT_MDP_RDMA0_SOF 256 2221.1Sskrll#define CMDQ_EVENT_MDP_RDMA1_SOF 257 2231.1Sskrll#define CMDQ_EVENT_MDP_AAL0_SOF 258 2241.1Sskrll#define CMDQ_EVENT_MDP_AAL1_SOF 259 2251.1Sskrll#define CMDQ_EVENT_MDP_HDR0_SOF 260 2261.1Sskrll#define CMDQ_EVENT_MDP_RSZ0_SOF 261 2271.1Sskrll#define CMDQ_EVENT_MDP_RSZ1_SOF 262 2281.1Sskrll#define CMDQ_EVENT_MDP_WROT0_SOF 263 2291.1Sskrll#define CMDQ_EVENT_MDP_WROT1_SOF 264 2301.1Sskrll#define CMDQ_EVENT_MDP_TDSHP0_SOF 265 2311.1Sskrll#define CMDQ_EVENT_MDP_TDSHP1_SOF 266 2321.1Sskrll#define CMDQ_EVENT_IMG_DL_RELAY0_SOF 267 2331.1Sskrll#define CMDQ_EVENT_IMG_DL_RELAY1_SOF 268 2341.1Sskrll#define CMDQ_EVENT_MDP_COLOR0_SOF 269 2351.1Sskrll#define CMDQ_EVENT_MDP_WROT3_FRAME_DONE 288 2361.1Sskrll#define CMDQ_EVENT_MDP_WROT2_FRAME_DONE 289 2371.1Sskrll#define CMDQ_EVENT_MDP_WROT1_FRAME_DONE 290 2381.1Sskrll#define CMDQ_EVENT_MDP_WROT0_FRAME_DONE 291 2391.1Sskrll#define CMDQ_EVENT_MDP_TDSHP3_FRAME_DONE 292 2401.1Sskrll#define CMDQ_EVENT_MDP_TDSHP2_FRAME_DONE 293 2411.1Sskrll#define CMDQ_EVENT_MDP_TDSHP1_FRAME_DONE 294 2421.1Sskrll#define CMDQ_EVENT_MDP_TDSHP0_FRAME_DONE 295 2431.1Sskrll#define CMDQ_EVENT_MDP_RSZ3_FRAME_DONE 296 2441.1Sskrll#define CMDQ_EVENT_MDP_RSZ2_FRAME_DONE 297 2451.1Sskrll#define CMDQ_EVENT_MDP_RSZ1_FRAME_DONE 298 2461.1Sskrll#define CMDQ_EVENT_MDP_RSZ0_FRAME_DONE 299 2471.1Sskrll#define CMDQ_EVENT_MDP_RDMA3_FRAME_DONE 300 2481.1Sskrll#define CMDQ_EVENT_MDP_RDMA2_FRAME_DONE 301 2491.1Sskrll#define CMDQ_EVENT_MDP_RDMA1_FRAME_DONE 302 2501.1Sskrll#define CMDQ_EVENT_MDP_RDMA0_FRAME_DONE 303 2511.1Sskrll#define CMDQ_EVENT_MDP_HDR1_FRAME_DONE 304 2521.1Sskrll#define CMDQ_EVENT_MDP_HDR0_FRAME_DONE 305 2531.1Sskrll#define CMDQ_EVENT_MDP_COLOR0_FRAME_DONE 306 2541.1Sskrll#define CMDQ_EVENT_MDP_AAL3_FRAME_DONE 307 2551.1Sskrll#define CMDQ_EVENT_MDP_AAL2_FRAME_DONE 308 2561.1Sskrll#define CMDQ_EVENT_MDP_AAL1_FRAME_DONE 309 2571.1Sskrll#define CMDQ_EVENT_MDP_AAL0_FRAME_DONE 310 2581.1Sskrll#define CMDQ_EVENT_MDP_STREAM_DONE_ENG_EVENT_0 320 2591.1Sskrll#define CMDQ_EVENT_MDP_STREAM_DONE_ENG_EVENT_1 321 2601.1Sskrll#define CMDQ_EVENT_MDP_STREAM_DONE_ENG_EVENT_2 322 2611.1Sskrll#define CMDQ_EVENT_MDP_STREAM_DONE_ENG_EVENT_3 323 2621.1Sskrll#define CMDQ_EVENT_MDP_STREAM_DONE_ENG_EVENT_4 324 2631.1Sskrll#define CMDQ_EVENT_MDP_STREAM_DONE_ENG_EVENT_5 325 2641.1Sskrll#define CMDQ_EVENT_MDP_STREAM_DONE_ENG_EVENT_6 326 2651.1Sskrll#define CMDQ_EVENT_MDP_STREAM_DONE_ENG_EVENT_7 327 2661.1Sskrll#define CMDQ_EVENT_MDP_STREAM_DONE_ENG_EVENT_8 328 2671.1Sskrll#define CMDQ_EVENT_MDP_STREAM_DONE_ENG_EVENT_9 329 2681.1Sskrll#define CMDQ_EVENT_MDP_STREAM_DONE_ENG_EVENT_10 330 2691.1Sskrll#define CMDQ_EVENT_MDP_STREAM_DONE_ENG_EVENT_11 331 2701.1Sskrll#define CMDQ_EVENT_MDP_STREAM_DONE_ENG_EVENT_12 332 2711.1Sskrll#define CMDQ_EVENT_MDP_STREAM_DONE_ENG_EVENT_13 333 2721.1Sskrll#define CMDQ_EVENT_MDP_STREAM_DONE_ENG_EVENT_14 334 2731.1Sskrll#define CMDQ_EVENT_MDP_STREAM_DONE_ENG_EVENT_15 335 2741.1Sskrll#define CMDQ_EVENT_MDP_WROT3_SW_RST_DONE_ENG_EVENT 336 2751.1Sskrll#define CMDQ_EVENT_MDP_WROT2_SW_RST_DONE_ENG_EVENT 337 2761.1Sskrll#define CMDQ_EVENT_MDP_WROT1_SW_RST_DONE_ENG_EVENT 338 2771.1Sskrll#define CMDQ_EVENT_MDP_WROT0_SW_RST_DONE_ENG_EVENT 339 2781.1Sskrll#define CMDQ_EVENT_MDP_RDMA3_SW_RST_DONE_ENG_EVENT 340 2791.1Sskrll#define CMDQ_EVENT_MDP_RDMA2_SW_RST_DONE_ENG_EVENT 341 2801.1Sskrll#define CMDQ_EVENT_MDP_RDMA1_SW_RST_DONE_ENG_EVENT 342 2811.1Sskrll#define CMDQ_EVENT_MDP_RDMA0_SW_RST_DONE_ENG_EVENT 343 2821.1Sskrll/* DISP */ 2831.1Sskrll#define CMDQ_EVENT_DISP_OVL0_SOF 384 2841.1Sskrll#define CMDQ_EVENT_DISP_OVL0_2L_SOF 385 2851.1Sskrll#define CMDQ_EVENT_DISP_RDMA0_SOF 386 2861.1Sskrll#define CMDQ_EVENT_DISP_RSZ0_SOF 387 2871.1Sskrll#define CMDQ_EVENT_DISP_COLOR0_SOF 388 2881.1Sskrll#define CMDQ_EVENT_DISP_CCORR0_SOF 389 2891.1Sskrll#define CMDQ_EVENT_DISP_CCORR1_SOF 390 2901.1Sskrll#define CMDQ_EVENT_DISP_AAL0_SOF 391 2911.1Sskrll#define CMDQ_EVENT_DISP_GAMMA0_SOF 392 2921.1Sskrll#define CMDQ_EVENT_DISP_POSTMASK0_SOF 393 2931.1Sskrll#define CMDQ_EVENT_DISP_DITHER0_SOF 394 2941.1Sskrll#define CMDQ_EVENT_DISP_CM0_SOF 395 2951.1Sskrll#define CMDQ_EVENT_DISP_SPR0_SOF 396 2961.1Sskrll#define CMDQ_EVENT_DISP_DSC_WRAP0_SOF 397 2971.1Sskrll#define CMDQ_EVENT_DSI0_SOF 398 2981.1Sskrll#define CMDQ_EVENT_DISP_WDMA0_SOF 399 2991.1Sskrll#define CMDQ_EVENT_DISP_PWM0_SOF 400 3001.1Sskrll#define CMDQ_EVENT_DSI0_FRAME_DONE 410 3011.1Sskrll#define CMDQ_EVENT_DISP_WDMA0_FRAME_DONE 411 3021.1Sskrll#define CMDQ_EVENT_DISP_SPR0_FRAME_DONE 412 3031.1Sskrll#define CMDQ_EVENT_DISP_RSZ0_FRAME_DONE 413 3041.1Sskrll#define CMDQ_EVENT_DISP_RDMA0_FRAME_DONE 414 3051.1Sskrll#define CMDQ_EVENT_DISP_POSTMASK0_FRAME_DONE 415 3061.1Sskrll#define CMDQ_EVENT_DISP_OVL0_FRAME_DONE 416 3071.1Sskrll#define CMDQ_EVENT_DISP_OVL0_2L_FRAME_DONE 417 3081.1Sskrll#define CMDQ_EVENT_DISP_GAMMA0_FRAME_DONE 418 3091.1Sskrll#define CMDQ_EVENT_DISP_DSC_WRAP0_CORE0_FRAME_DONE 420 3101.1Sskrll#define CMDQ_EVENT_DISP_DITHER0_FRAME_DONE 421 3111.1Sskrll#define CMDQ_EVENT_DISP_COLOR0_FRAME_DONE 422 3121.1Sskrll#define CMDQ_EVENT_DISP_CM0_FRAME_DONE 423 3131.1Sskrll#define CMDQ_EVENT_DISP_CCORR1_FRAME_DONE 424 3141.1Sskrll#define CMDQ_EVENT_DISP_CCORR0_FRAME_DONE 425 3151.1Sskrll#define CMDQ_EVENT_DISP_AAL0_FRAME_DONE 426 3161.1Sskrll#define CMDQ_EVENT_DISP_STREAM_DONE_ENG_EVENT_0 434 3171.1Sskrll#define CMDQ_EVENT_DISP_STREAM_DONE_ENG_EVENT_1 435 3181.1Sskrll#define CMDQ_EVENT_DISP_STREAM_DONE_ENG_EVENT_2 436 3191.1Sskrll#define CMDQ_EVENT_DISP_STREAM_DONE_ENG_EVENT_3 437 3201.1Sskrll#define CMDQ_EVENT_DISP_STREAM_DONE_ENG_EVENT_4 438 3211.1Sskrll#define CMDQ_EVENT_DISP_STREAM_DONE_ENG_EVENT_5 439 3221.1Sskrll#define CMDQ_EVENT_DISP_STREAM_DONE_ENG_EVENT_6 440 3231.1Sskrll#define CMDQ_EVENT_DISP_STREAM_DONE_ENG_EVENT_7 441 3241.1Sskrll#define CMDQ_EVENT_DISP_STREAM_DONE_ENG_EVENT_8 442 3251.1Sskrll#define CMDQ_EVENT_DISP_STREAM_DONE_ENG_EVENT_9 443 3261.1Sskrll#define CMDQ_EVENT_DISP_STREAM_DONE_ENG_EVENT_10 444 3271.1Sskrll#define CMDQ_EVENT_DISP_STREAM_DONE_ENG_EVENT_11 445 3281.1Sskrll#define CMDQ_EVENT_DISP_STREAM_DONE_ENG_EVENT_12 446 3291.1Sskrll#define CMDQ_EVENT_DISP_STREAM_DONE_ENG_EVENT_13 447 3301.1Sskrll#define CMDQ_EVENT_DISP_STREAM_DONE_ENG_EVENT_14 448 3311.1Sskrll#define CMDQ_EVENT_DISP_STREAM_DONE_ENG_EVENT_15 449 3321.1Sskrll#define CMDQ_EVENT_DSI0_TE_ENG_EVENT 450 3331.1Sskrll#define CMDQ_EVENT_DSI0_IRQ_ENG_EVENT 451 3341.1Sskrll#define CMDQ_EVENT_DSI0_DONE_ENG_EVENT 452 3351.1Sskrll#define CMDQ_EVENT_DISP_WDMA0_SW_RST_DONE_ENG_EVENT 453 3361.1Sskrll#define CMDQ_EVENT_DISP_SMIASSERT_ENG_EVENT 454 3371.1Sskrll#define CMDQ_EVENT_DISP_POSTMASK0_RST_DONE_ENG_EVENT 455 3381.1Sskrll#define CMDQ_EVENT_DISP_OVL0_RST_DONE_ENG_EVENT 456 3391.1Sskrll#define CMDQ_EVENT_DISP_OVL0_2L_RST_DONE_ENG_EVENT 457 3401.1Sskrll#define CMDQ_EVENT_BUF_UNDERRUN_ENG_EVENT_0 458 3411.1Sskrll#define CMDQ_EVENT_BUF_UNDERRUN_ENG_EVENT_1 459 3421.1Sskrll#define CMDQ_EVENT_BUF_UNDERRUN_ENG_EVENT_2 460 3431.1Sskrll#define CMDQ_EVENT_BUF_UNDERRUN_ENG_EVENT_3 461 3441.1Sskrll#define CMDQ_EVENT_BUF_UNDERRUN_ENG_EVENT_4 462 3451.1Sskrll#define CMDQ_EVENT_BUF_UNDERRUN_ENG_EVENT_5 463 3461.1Sskrll#define CMDQ_EVENT_BUF_UNDERRUN_ENG_EVENT_6 464 3471.1Sskrll#define CMDQ_EVENT_BUF_UNDERRUN_ENG_EVENT_7 465 3481.1Sskrll#define CMDQ_EVENT_OUT_EVENT_0 898 3491.1Sskrll 3501.1Sskrll/* CMDQ sw tokens 3511.1Sskrll * Following definitions are gce sw token which may use by clients 3521.1Sskrll * event operation API. 3531.1Sskrll * Note that token 512 to 639 may set secure 3541.1Sskrll */ 3551.1Sskrll 3561.1Sskrll/* end of hw event and begin of sw token */ 3571.1Sskrll#define CMDQ_MAX_HW_EVENT 512 3581.1Sskrll 3591.1Sskrll/* Config thread notify trigger thread */ 3601.1Sskrll#define CMDQ_SYNC_TOKEN_CONFIG_DIRTY 640 3611.1Sskrll/* Trigger thread notify config thread */ 3621.1Sskrll#define CMDQ_SYNC_TOKEN_STREAM_EOF 641 3631.1Sskrll/* Block Trigger thread until the ESD check finishes. */ 3641.1Sskrll#define CMDQ_SYNC_TOKEN_ESD_EOF 642 3651.1Sskrll#define CMDQ_SYNC_TOKEN_STREAM_BLOCK 643 3661.1Sskrll/* check CABC setup finish */ 3671.1Sskrll#define CMDQ_SYNC_TOKEN_CABC_EOF 644 3681.1Sskrll 3691.1Sskrll/* Notify normal CMDQ there are some secure task done 3701.1Sskrll * MUST NOT CHANGE, this token sync with secure world 3711.1Sskrll */ 3721.1Sskrll#define CMDQ_SYNC_SECURE_THR_EOF 647 3731.1Sskrll 3741.1Sskrll/* CMDQ use sw token */ 3751.1Sskrll#define CMDQ_SYNC_TOKEN_USER_0 649 3761.1Sskrll#define CMDQ_SYNC_TOKEN_USER_1 650 3771.1Sskrll#define CMDQ_SYNC_TOKEN_POLL_MONITOR 651 3781.1Sskrll#define CMDQ_SYNC_TOKEN_TPR_LOCK 652 3791.1Sskrll 3801.1Sskrll/* ISP sw token */ 3811.1Sskrll#define CMDQ_SYNC_TOKEN_MSS 665 3821.1Sskrll#define CMDQ_SYNC_TOKEN_MSF 666 3831.1Sskrll 3841.1Sskrll/* DISP sw token */ 3851.1Sskrll#define CMDQ_SYNC_TOKEN_SODI 671 3861.1Sskrll 3871.1Sskrll/* GPR access tokens (for register backup) 3881.1Sskrll * There are 15 32-bit GPR, 3 GPR form a set 3891.1Sskrll * (64-bit for address, 32-bit for value) 3901.1Sskrll * MUST NOT CHANGE, these tokens sync with MDP 3911.1Sskrll */ 3921.1Sskrll#define CMDQ_SYNC_TOKEN_GPR_SET_0 700 3931.1Sskrll#define CMDQ_SYNC_TOKEN_GPR_SET_1 701 3941.1Sskrll#define CMDQ_SYNC_TOKEN_GPR_SET_2 702 3951.1Sskrll#define CMDQ_SYNC_TOKEN_GPR_SET_3 703 3961.1Sskrll#define CMDQ_SYNC_TOKEN_GPR_SET_4 704 3971.1Sskrll 3981.1Sskrll/* Resource lock event to control resource in GCE thread */ 3991.1Sskrll#define CMDQ_SYNC_RESOURCE_WROT0 710 4001.1Sskrll#define CMDQ_SYNC_RESOURCE_WROT1 711 4011.1Sskrll 4021.1Sskrll/* event for gpr timer, used in sleep and poll with timeout */ 4031.1Sskrll#define CMDQ_TOKEN_GPR_TIMER_R0 994 4041.1Sskrll#define CMDQ_TOKEN_GPR_TIMER_R1 995 4051.1Sskrll#define CMDQ_TOKEN_GPR_TIMER_R2 996 4061.1Sskrll#define CMDQ_TOKEN_GPR_TIMER_R3 997 4071.1Sskrll#define CMDQ_TOKEN_GPR_TIMER_R4 998 4081.1Sskrll#define CMDQ_TOKEN_GPR_TIMER_R5 999 4091.1Sskrll#define CMDQ_TOKEN_GPR_TIMER_R6 1000 4101.1Sskrll#define CMDQ_TOKEN_GPR_TIMER_R7 1001 4111.1Sskrll#define CMDQ_TOKEN_GPR_TIMER_R8 1002 4121.1Sskrll#define CMDQ_TOKEN_GPR_TIMER_R9 1003 4131.1Sskrll#define CMDQ_TOKEN_GPR_TIMER_R10 1004 4141.1Sskrll#define CMDQ_TOKEN_GPR_TIMER_R11 1005 4151.1Sskrll#define CMDQ_TOKEN_GPR_TIMER_R12 1006 4161.1Sskrll#define CMDQ_TOKEN_GPR_TIMER_R13 1007 4171.1Sskrll#define CMDQ_TOKEN_GPR_TIMER_R14 1008 4181.1Sskrll#define CMDQ_TOKEN_GPR_TIMER_R15 1009 4191.1Sskrll 4201.1Sskrll#define CMDQ_EVENT_MAX 0x3FF 4211.1Sskrll/* CMDQ sw tokens END */ 4221.1Sskrll 4231.1Sskrll#endif 424