Home | History | Annotate | Line # | Download | only in iio
      1      1.1  jmcneill /*	$NetBSD: qcom,spmi-vadc.h,v 1.1.1.3 2021/11/07 16:49:57 jmcneill Exp $	*/
      2      1.1  jmcneill 
      3  1.1.1.2  jmcneill /* SPDX-License-Identifier: GPL-2.0 */
      4      1.1  jmcneill /*
      5  1.1.1.3  jmcneill  * Copyright (c) 2012-2014,2018,2020 The Linux Foundation. All rights reserved.
      6      1.1  jmcneill  */
      7      1.1  jmcneill 
      8      1.1  jmcneill #ifndef _DT_BINDINGS_QCOM_SPMI_VADC_H
      9      1.1  jmcneill #define _DT_BINDINGS_QCOM_SPMI_VADC_H
     10      1.1  jmcneill 
     11      1.1  jmcneill /* Voltage ADC channels */
     12      1.1  jmcneill #define VADC_USBIN				0x00
     13      1.1  jmcneill #define VADC_DCIN				0x01
     14      1.1  jmcneill #define VADC_VCHG_SNS				0x02
     15      1.1  jmcneill #define VADC_SPARE1_03				0x03
     16      1.1  jmcneill #define VADC_USB_ID_MV				0x04
     17      1.1  jmcneill #define VADC_VCOIN				0x05
     18      1.1  jmcneill #define VADC_VBAT_SNS				0x06
     19      1.1  jmcneill #define VADC_VSYS				0x07
     20      1.1  jmcneill #define VADC_DIE_TEMP				0x08
     21      1.1  jmcneill #define VADC_REF_625MV				0x09
     22      1.1  jmcneill #define VADC_REF_1250MV				0x0a
     23      1.1  jmcneill #define VADC_CHG_TEMP				0x0b
     24      1.1  jmcneill #define VADC_SPARE1				0x0c
     25      1.1  jmcneill #define VADC_SPARE2				0x0d
     26      1.1  jmcneill #define VADC_GND_REF				0x0e
     27      1.1  jmcneill #define VADC_VDD_VADC				0x0f
     28      1.1  jmcneill 
     29      1.1  jmcneill #define VADC_P_MUX1_1_1				0x10
     30      1.1  jmcneill #define VADC_P_MUX2_1_1				0x11
     31      1.1  jmcneill #define VADC_P_MUX3_1_1				0x12
     32      1.1  jmcneill #define VADC_P_MUX4_1_1				0x13
     33      1.1  jmcneill #define VADC_P_MUX5_1_1				0x14
     34      1.1  jmcneill #define VADC_P_MUX6_1_1				0x15
     35      1.1  jmcneill #define VADC_P_MUX7_1_1				0x16
     36      1.1  jmcneill #define VADC_P_MUX8_1_1				0x17
     37      1.1  jmcneill #define VADC_P_MUX9_1_1				0x18
     38      1.1  jmcneill #define VADC_P_MUX10_1_1			0x19
     39      1.1  jmcneill #define VADC_P_MUX11_1_1			0x1a
     40      1.1  jmcneill #define VADC_P_MUX12_1_1			0x1b
     41      1.1  jmcneill #define VADC_P_MUX13_1_1			0x1c
     42      1.1  jmcneill #define VADC_P_MUX14_1_1			0x1d
     43      1.1  jmcneill #define VADC_P_MUX15_1_1			0x1e
     44      1.1  jmcneill #define VADC_P_MUX16_1_1			0x1f
     45      1.1  jmcneill 
     46      1.1  jmcneill #define VADC_P_MUX1_1_3				0x20
     47      1.1  jmcneill #define VADC_P_MUX2_1_3				0x21
     48      1.1  jmcneill #define VADC_P_MUX3_1_3				0x22
     49      1.1  jmcneill #define VADC_P_MUX4_1_3				0x23
     50      1.1  jmcneill #define VADC_P_MUX5_1_3				0x24
     51      1.1  jmcneill #define VADC_P_MUX6_1_3				0x25
     52      1.1  jmcneill #define VADC_P_MUX7_1_3				0x26
     53      1.1  jmcneill #define VADC_P_MUX8_1_3				0x27
     54      1.1  jmcneill #define VADC_P_MUX9_1_3				0x28
     55      1.1  jmcneill #define VADC_P_MUX10_1_3			0x29
     56      1.1  jmcneill #define VADC_P_MUX11_1_3			0x2a
     57      1.1  jmcneill #define VADC_P_MUX12_1_3			0x2b
     58      1.1  jmcneill #define VADC_P_MUX13_1_3			0x2c
     59      1.1  jmcneill #define VADC_P_MUX14_1_3			0x2d
     60      1.1  jmcneill #define VADC_P_MUX15_1_3			0x2e
     61      1.1  jmcneill #define VADC_P_MUX16_1_3			0x2f
     62      1.1  jmcneill 
     63      1.1  jmcneill #define VADC_LR_MUX1_BAT_THERM			0x30
     64      1.1  jmcneill #define VADC_LR_MUX2_BAT_ID			0x31
     65      1.1  jmcneill #define VADC_LR_MUX3_XO_THERM			0x32
     66      1.1  jmcneill #define VADC_LR_MUX4_AMUX_THM1			0x33
     67      1.1  jmcneill #define VADC_LR_MUX5_AMUX_THM2			0x34
     68      1.1  jmcneill #define VADC_LR_MUX6_AMUX_THM3			0x35
     69      1.1  jmcneill #define VADC_LR_MUX7_HW_ID			0x36
     70      1.1  jmcneill #define VADC_LR_MUX8_AMUX_THM4			0x37
     71      1.1  jmcneill #define VADC_LR_MUX9_AMUX_THM5			0x38
     72      1.1  jmcneill #define VADC_LR_MUX10_USB_ID			0x39
     73      1.1  jmcneill #define VADC_AMUX_PU1				0x3a
     74      1.1  jmcneill #define VADC_AMUX_PU2				0x3b
     75      1.1  jmcneill #define VADC_LR_MUX3_BUF_XO_THERM		0x3c
     76      1.1  jmcneill 
     77      1.1  jmcneill #define VADC_LR_MUX1_PU1_BAT_THERM		0x70
     78      1.1  jmcneill #define VADC_LR_MUX2_PU1_BAT_ID			0x71
     79      1.1  jmcneill #define VADC_LR_MUX3_PU1_XO_THERM		0x72
     80      1.1  jmcneill #define VADC_LR_MUX4_PU1_AMUX_THM1		0x73
     81      1.1  jmcneill #define VADC_LR_MUX5_PU1_AMUX_THM2		0x74
     82      1.1  jmcneill #define VADC_LR_MUX6_PU1_AMUX_THM3		0x75
     83      1.1  jmcneill #define VADC_LR_MUX7_PU1_AMUX_HW_ID		0x76
     84      1.1  jmcneill #define VADC_LR_MUX8_PU1_AMUX_THM4		0x77
     85      1.1  jmcneill #define VADC_LR_MUX9_PU1_AMUX_THM5		0x78
     86      1.1  jmcneill #define VADC_LR_MUX10_PU1_AMUX_USB_ID		0x79
     87      1.1  jmcneill #define VADC_LR_MUX3_BUF_PU1_XO_THERM		0x7c
     88      1.1  jmcneill 
     89      1.1  jmcneill #define VADC_LR_MUX1_PU2_BAT_THERM		0xb0
     90      1.1  jmcneill #define VADC_LR_MUX2_PU2_BAT_ID			0xb1
     91      1.1  jmcneill #define VADC_LR_MUX3_PU2_XO_THERM		0xb2
     92      1.1  jmcneill #define VADC_LR_MUX4_PU2_AMUX_THM1		0xb3
     93      1.1  jmcneill #define VADC_LR_MUX5_PU2_AMUX_THM2		0xb4
     94      1.1  jmcneill #define VADC_LR_MUX6_PU2_AMUX_THM3		0xb5
     95      1.1  jmcneill #define VADC_LR_MUX7_PU2_AMUX_HW_ID		0xb6
     96      1.1  jmcneill #define VADC_LR_MUX8_PU2_AMUX_THM4		0xb7
     97      1.1  jmcneill #define VADC_LR_MUX9_PU2_AMUX_THM5		0xb8
     98      1.1  jmcneill #define VADC_LR_MUX10_PU2_AMUX_USB_ID		0xb9
     99      1.1  jmcneill #define VADC_LR_MUX3_BUF_PU2_XO_THERM		0xbc
    100      1.1  jmcneill 
    101      1.1  jmcneill #define VADC_LR_MUX1_PU1_PU2_BAT_THERM		0xf0
    102      1.1  jmcneill #define VADC_LR_MUX2_PU1_PU2_BAT_ID		0xf1
    103      1.1  jmcneill #define VADC_LR_MUX3_PU1_PU2_XO_THERM		0xf2
    104      1.1  jmcneill #define VADC_LR_MUX4_PU1_PU2_AMUX_THM1		0xf3
    105      1.1  jmcneill #define VADC_LR_MUX5_PU1_PU2_AMUX_THM2		0xf4
    106      1.1  jmcneill #define VADC_LR_MUX6_PU1_PU2_AMUX_THM3		0xf5
    107      1.1  jmcneill #define VADC_LR_MUX7_PU1_PU2_AMUX_HW_ID		0xf6
    108      1.1  jmcneill #define VADC_LR_MUX8_PU1_PU2_AMUX_THM4		0xf7
    109      1.1  jmcneill #define VADC_LR_MUX9_PU1_PU2_AMUX_THM5		0xf8
    110      1.1  jmcneill #define VADC_LR_MUX10_PU1_PU2_AMUX_USB_ID	0xf9
    111      1.1  jmcneill #define VADC_LR_MUX3_BUF_PU1_PU2_XO_THERM	0xfc
    112      1.1  jmcneill 
    113  1.1.1.2  jmcneill /* ADC channels for SPMI PMIC5 */
    114  1.1.1.2  jmcneill 
    115  1.1.1.2  jmcneill #define ADC5_REF_GND				0x00
    116  1.1.1.2  jmcneill #define ADC5_1P25VREF				0x01
    117  1.1.1.2  jmcneill #define ADC5_VREF_VADC				0x02
    118  1.1.1.2  jmcneill #define ADC5_VREF_VADC5_DIV_3			0x82
    119  1.1.1.2  jmcneill #define ADC5_VPH_PWR				0x83
    120  1.1.1.2  jmcneill #define ADC5_VBAT_SNS				0x84
    121  1.1.1.2  jmcneill #define ADC5_VCOIN				0x85
    122  1.1.1.2  jmcneill #define ADC5_DIE_TEMP				0x06
    123  1.1.1.2  jmcneill #define ADC5_USB_IN_I				0x07
    124  1.1.1.2  jmcneill #define ADC5_USB_IN_V_16			0x08
    125  1.1.1.2  jmcneill #define ADC5_CHG_TEMP				0x09
    126  1.1.1.2  jmcneill #define ADC5_BAT_THERM				0x0a
    127  1.1.1.2  jmcneill #define ADC5_BAT_ID				0x0b
    128  1.1.1.2  jmcneill #define ADC5_XO_THERM				0x0c
    129  1.1.1.2  jmcneill #define ADC5_AMUX_THM1				0x0d
    130  1.1.1.2  jmcneill #define ADC5_AMUX_THM2				0x0e
    131  1.1.1.2  jmcneill #define ADC5_AMUX_THM3				0x0f
    132  1.1.1.2  jmcneill #define ADC5_AMUX_THM4				0x10
    133  1.1.1.2  jmcneill #define ADC5_AMUX_THM5				0x11
    134  1.1.1.2  jmcneill #define ADC5_GPIO1				0x12
    135  1.1.1.2  jmcneill #define ADC5_GPIO2				0x13
    136  1.1.1.2  jmcneill #define ADC5_GPIO3				0x14
    137  1.1.1.2  jmcneill #define ADC5_GPIO4				0x15
    138  1.1.1.2  jmcneill #define ADC5_GPIO5				0x16
    139  1.1.1.2  jmcneill #define ADC5_GPIO6				0x17
    140  1.1.1.2  jmcneill #define ADC5_GPIO7				0x18
    141  1.1.1.2  jmcneill #define ADC5_SBUx				0x99
    142  1.1.1.2  jmcneill #define ADC5_MID_CHG_DIV6			0x1e
    143  1.1.1.2  jmcneill #define ADC5_OFF				0xff
    144  1.1.1.2  jmcneill 
    145  1.1.1.2  jmcneill /* 30k pull-up1 */
    146  1.1.1.2  jmcneill #define ADC5_BAT_THERM_30K_PU			0x2a
    147  1.1.1.2  jmcneill #define ADC5_BAT_ID_30K_PU			0x2b
    148  1.1.1.2  jmcneill #define ADC5_XO_THERM_30K_PU			0x2c
    149  1.1.1.2  jmcneill #define ADC5_AMUX_THM1_30K_PU			0x2d
    150  1.1.1.2  jmcneill #define ADC5_AMUX_THM2_30K_PU			0x2e
    151  1.1.1.2  jmcneill #define ADC5_AMUX_THM3_30K_PU			0x2f
    152  1.1.1.2  jmcneill #define ADC5_AMUX_THM4_30K_PU			0x30
    153  1.1.1.2  jmcneill #define ADC5_AMUX_THM5_30K_PU			0x31
    154  1.1.1.2  jmcneill #define ADC5_GPIO1_30K_PU			0x32
    155  1.1.1.2  jmcneill #define ADC5_GPIO2_30K_PU			0x33
    156  1.1.1.2  jmcneill #define ADC5_GPIO3_30K_PU			0x34
    157  1.1.1.2  jmcneill #define ADC5_GPIO4_30K_PU			0x35
    158  1.1.1.2  jmcneill #define ADC5_GPIO5_30K_PU			0x36
    159  1.1.1.2  jmcneill #define ADC5_GPIO6_30K_PU			0x37
    160  1.1.1.2  jmcneill #define ADC5_GPIO7_30K_PU			0x38
    161  1.1.1.2  jmcneill #define ADC5_SBUx_30K_PU			0x39
    162  1.1.1.2  jmcneill 
    163  1.1.1.2  jmcneill /* 100k pull-up2 */
    164  1.1.1.2  jmcneill #define ADC5_BAT_THERM_100K_PU			0x4a
    165  1.1.1.2  jmcneill #define ADC5_BAT_ID_100K_PU			0x4b
    166  1.1.1.2  jmcneill #define ADC5_XO_THERM_100K_PU			0x4c
    167  1.1.1.2  jmcneill #define ADC5_AMUX_THM1_100K_PU			0x4d
    168  1.1.1.2  jmcneill #define ADC5_AMUX_THM2_100K_PU			0x4e
    169  1.1.1.2  jmcneill #define ADC5_AMUX_THM3_100K_PU			0x4f
    170  1.1.1.2  jmcneill #define ADC5_AMUX_THM4_100K_PU			0x50
    171  1.1.1.2  jmcneill #define ADC5_AMUX_THM5_100K_PU			0x51
    172  1.1.1.2  jmcneill #define ADC5_GPIO1_100K_PU			0x52
    173  1.1.1.2  jmcneill #define ADC5_GPIO2_100K_PU			0x53
    174  1.1.1.2  jmcneill #define ADC5_GPIO3_100K_PU			0x54
    175  1.1.1.2  jmcneill #define ADC5_GPIO4_100K_PU			0x55
    176  1.1.1.2  jmcneill #define ADC5_GPIO5_100K_PU			0x56
    177  1.1.1.2  jmcneill #define ADC5_GPIO6_100K_PU			0x57
    178  1.1.1.2  jmcneill #define ADC5_GPIO7_100K_PU			0x58
    179  1.1.1.2  jmcneill #define ADC5_SBUx_100K_PU			0x59
    180  1.1.1.2  jmcneill 
    181  1.1.1.2  jmcneill /* 400k pull-up3 */
    182  1.1.1.2  jmcneill #define ADC5_BAT_THERM_400K_PU			0x6a
    183  1.1.1.2  jmcneill #define ADC5_BAT_ID_400K_PU			0x6b
    184  1.1.1.2  jmcneill #define ADC5_XO_THERM_400K_PU			0x6c
    185  1.1.1.2  jmcneill #define ADC5_AMUX_THM1_400K_PU			0x6d
    186  1.1.1.2  jmcneill #define ADC5_AMUX_THM2_400K_PU			0x6e
    187  1.1.1.2  jmcneill #define ADC5_AMUX_THM3_400K_PU			0x6f
    188  1.1.1.2  jmcneill #define ADC5_AMUX_THM4_400K_PU			0x70
    189  1.1.1.2  jmcneill #define ADC5_AMUX_THM5_400K_PU			0x71
    190  1.1.1.2  jmcneill #define ADC5_GPIO1_400K_PU			0x72
    191  1.1.1.2  jmcneill #define ADC5_GPIO2_400K_PU			0x73
    192  1.1.1.2  jmcneill #define ADC5_GPIO3_400K_PU			0x74
    193  1.1.1.2  jmcneill #define ADC5_GPIO4_400K_PU			0x75
    194  1.1.1.2  jmcneill #define ADC5_GPIO5_400K_PU			0x76
    195  1.1.1.2  jmcneill #define ADC5_GPIO6_400K_PU			0x77
    196  1.1.1.2  jmcneill #define ADC5_GPIO7_400K_PU			0x78
    197  1.1.1.2  jmcneill #define ADC5_SBUx_400K_PU			0x79
    198  1.1.1.2  jmcneill 
    199  1.1.1.2  jmcneill /* 1/3 Divider */
    200  1.1.1.2  jmcneill #define ADC5_GPIO1_DIV3				0x92
    201  1.1.1.2  jmcneill #define ADC5_GPIO2_DIV3				0x93
    202  1.1.1.2  jmcneill #define ADC5_GPIO3_DIV3				0x94
    203  1.1.1.2  jmcneill #define ADC5_GPIO4_DIV3				0x95
    204  1.1.1.2  jmcneill #define ADC5_GPIO5_DIV3				0x96
    205  1.1.1.2  jmcneill #define ADC5_GPIO6_DIV3				0x97
    206  1.1.1.2  jmcneill #define ADC5_GPIO7_DIV3				0x98
    207  1.1.1.2  jmcneill #define ADC5_SBUx_DIV3				0x99
    208  1.1.1.2  jmcneill 
    209  1.1.1.2  jmcneill /* Current and combined current/voltage channels */
    210  1.1.1.2  jmcneill #define ADC5_INT_EXT_ISENSE			0xa1
    211  1.1.1.2  jmcneill #define ADC5_PARALLEL_ISENSE			0xa5
    212  1.1.1.2  jmcneill #define ADC5_CUR_REPLICA_VDS			0xa7
    213  1.1.1.2  jmcneill #define ADC5_CUR_SENS_BATFET_VDS_OFFSET		0xa9
    214  1.1.1.2  jmcneill #define ADC5_CUR_SENS_REPLICA_VDS_OFFSET	0xab
    215  1.1.1.2  jmcneill #define ADC5_EXT_SENS_OFFSET			0xad
    216  1.1.1.2  jmcneill 
    217  1.1.1.2  jmcneill #define ADC5_INT_EXT_ISENSE_VBAT_VDATA		0xb0
    218  1.1.1.2  jmcneill #define ADC5_INT_EXT_ISENSE_VBAT_IDATA		0xb1
    219  1.1.1.2  jmcneill #define ADC5_EXT_ISENSE_VBAT_VDATA		0xb2
    220  1.1.1.2  jmcneill #define ADC5_EXT_ISENSE_VBAT_IDATA		0xb3
    221  1.1.1.2  jmcneill #define ADC5_PARALLEL_ISENSE_VBAT_VDATA		0xb4
    222  1.1.1.2  jmcneill #define ADC5_PARALLEL_ISENSE_VBAT_IDATA		0xb5
    223  1.1.1.2  jmcneill 
    224  1.1.1.2  jmcneill #define ADC5_MAX_CHANNEL			0xc0
    225  1.1.1.2  jmcneill 
    226  1.1.1.3  jmcneill /* ADC channels for ADC for PMIC7 */
    227  1.1.1.3  jmcneill 
    228  1.1.1.3  jmcneill #define ADC7_REF_GND				0x00
    229  1.1.1.3  jmcneill #define ADC7_1P25VREF				0x01
    230  1.1.1.3  jmcneill #define ADC7_VREF_VADC				0x02
    231  1.1.1.3  jmcneill #define ADC7_DIE_TEMP				0x03
    232  1.1.1.3  jmcneill 
    233  1.1.1.3  jmcneill #define ADC7_AMUX_THM1				0x04
    234  1.1.1.3  jmcneill #define ADC7_AMUX_THM2				0x05
    235  1.1.1.3  jmcneill #define ADC7_AMUX_THM3				0x06
    236  1.1.1.3  jmcneill #define ADC7_AMUX_THM4				0x07
    237  1.1.1.3  jmcneill #define ADC7_AMUX_THM5				0x08
    238  1.1.1.3  jmcneill #define ADC7_AMUX_THM6				0x09
    239  1.1.1.3  jmcneill #define ADC7_GPIO1				0x0a
    240  1.1.1.3  jmcneill #define ADC7_GPIO2				0x0b
    241  1.1.1.3  jmcneill #define ADC7_GPIO3				0x0c
    242  1.1.1.3  jmcneill #define ADC7_GPIO4				0x0d
    243  1.1.1.3  jmcneill 
    244  1.1.1.3  jmcneill #define ADC7_CHG_TEMP				0x10
    245  1.1.1.3  jmcneill #define ADC7_USB_IN_V_16			0x11
    246  1.1.1.3  jmcneill #define ADC7_VDC_16				0x12
    247  1.1.1.3  jmcneill #define ADC7_CC1_ID				0x13
    248  1.1.1.3  jmcneill #define ADC7_VREF_BAT_THERM			0x15
    249  1.1.1.3  jmcneill #define ADC7_IIN_FB				0x17
    250  1.1.1.3  jmcneill 
    251  1.1.1.3  jmcneill /* 30k pull-up1 */
    252  1.1.1.3  jmcneill #define ADC7_AMUX_THM1_30K_PU			0x24
    253  1.1.1.3  jmcneill #define ADC7_AMUX_THM2_30K_PU			0x25
    254  1.1.1.3  jmcneill #define ADC7_AMUX_THM3_30K_PU			0x26
    255  1.1.1.3  jmcneill #define ADC7_AMUX_THM4_30K_PU			0x27
    256  1.1.1.3  jmcneill #define ADC7_AMUX_THM5_30K_PU			0x28
    257  1.1.1.3  jmcneill #define ADC7_AMUX_THM6_30K_PU			0x29
    258  1.1.1.3  jmcneill #define ADC7_GPIO1_30K_PU			0x2a
    259  1.1.1.3  jmcneill #define ADC7_GPIO2_30K_PU			0x2b
    260  1.1.1.3  jmcneill #define ADC7_GPIO3_30K_PU			0x2c
    261  1.1.1.3  jmcneill #define ADC7_GPIO4_30K_PU			0x2d
    262  1.1.1.3  jmcneill #define ADC7_CC1_ID_30K_PU			0x33
    263  1.1.1.3  jmcneill 
    264  1.1.1.3  jmcneill /* 100k pull-up2 */
    265  1.1.1.3  jmcneill #define ADC7_AMUX_THM1_100K_PU			0x44
    266  1.1.1.3  jmcneill #define ADC7_AMUX_THM2_100K_PU			0x45
    267  1.1.1.3  jmcneill #define ADC7_AMUX_THM3_100K_PU			0x46
    268  1.1.1.3  jmcneill #define ADC7_AMUX_THM4_100K_PU			0x47
    269  1.1.1.3  jmcneill #define ADC7_AMUX_THM5_100K_PU			0x48
    270  1.1.1.3  jmcneill #define ADC7_AMUX_THM6_100K_PU			0x49
    271  1.1.1.3  jmcneill #define ADC7_GPIO1_100K_PU			0x4a
    272  1.1.1.3  jmcneill #define ADC7_GPIO2_100K_PU			0x4b
    273  1.1.1.3  jmcneill #define ADC7_GPIO3_100K_PU			0x4c
    274  1.1.1.3  jmcneill #define ADC7_GPIO4_100K_PU			0x4d
    275  1.1.1.3  jmcneill #define ADC7_CC1_ID_100K_PU			0x53
    276  1.1.1.3  jmcneill 
    277  1.1.1.3  jmcneill /* 400k pull-up3 */
    278  1.1.1.3  jmcneill #define ADC7_AMUX_THM1_400K_PU			0x64
    279  1.1.1.3  jmcneill #define ADC7_AMUX_THM2_400K_PU			0x65
    280  1.1.1.3  jmcneill #define ADC7_AMUX_THM3_400K_PU			0x66
    281  1.1.1.3  jmcneill #define ADC7_AMUX_THM4_400K_PU			0x67
    282  1.1.1.3  jmcneill #define ADC7_AMUX_THM5_400K_PU			0x68
    283  1.1.1.3  jmcneill #define ADC7_AMUX_THM6_400K_PU			0x69
    284  1.1.1.3  jmcneill #define ADC7_GPIO1_400K_PU			0x6a
    285  1.1.1.3  jmcneill #define ADC7_GPIO2_400K_PU			0x6b
    286  1.1.1.3  jmcneill #define ADC7_GPIO3_400K_PU			0x6c
    287  1.1.1.3  jmcneill #define ADC7_GPIO4_400K_PU			0x6d
    288  1.1.1.3  jmcneill #define ADC7_CC1_ID_400K_PU			0x73
    289  1.1.1.3  jmcneill 
    290  1.1.1.3  jmcneill /* 1/3 Divider */
    291  1.1.1.3  jmcneill #define ADC7_GPIO1_DIV3				0x8a
    292  1.1.1.3  jmcneill #define ADC7_GPIO2_DIV3				0x8b
    293  1.1.1.3  jmcneill #define ADC7_GPIO3_DIV3				0x8c
    294  1.1.1.3  jmcneill #define ADC7_GPIO4_DIV3				0x8d
    295  1.1.1.3  jmcneill 
    296  1.1.1.3  jmcneill #define ADC7_VPH_PWR				0x8e
    297  1.1.1.3  jmcneill #define ADC7_VBAT_SNS				0x8f
    298  1.1.1.3  jmcneill 
    299  1.1.1.3  jmcneill #define ADC7_SBUx				0x94
    300  1.1.1.3  jmcneill #define ADC7_VBAT_2S_MID			0x96
    301  1.1.1.3  jmcneill 
    302      1.1  jmcneill #endif /* _DT_BINDINGS_QCOM_SPMI_VADC_H */
    303