1 1.1 jmcneill /* $NetBSD: tegra194-mc.h,v 1.1.1.1 2021/11/07 16:49:56 jmcneill Exp $ */ 2 1.1 jmcneill 3 1.1 jmcneill #ifndef DT_BINDINGS_MEMORY_TEGRA194_MC_H 4 1.1 jmcneill #define DT_BINDINGS_MEMORY_TEGRA194_MC_H 5 1.1 jmcneill 6 1.1 jmcneill /* special clients */ 7 1.1 jmcneill #define TEGRA194_SID_INVALID 0x00 8 1.1 jmcneill #define TEGRA194_SID_PASSTHROUGH 0x7f 9 1.1 jmcneill 10 1.1 jmcneill /* host1x clients */ 11 1.1 jmcneill #define TEGRA194_SID_HOST1X 0x01 12 1.1 jmcneill #define TEGRA194_SID_CSI 0x02 13 1.1 jmcneill #define TEGRA194_SID_VIC 0x03 14 1.1 jmcneill #define TEGRA194_SID_VI 0x04 15 1.1 jmcneill #define TEGRA194_SID_ISP 0x05 16 1.1 jmcneill #define TEGRA194_SID_NVDEC 0x06 17 1.1 jmcneill #define TEGRA194_SID_NVENC 0x07 18 1.1 jmcneill #define TEGRA194_SID_NVJPG 0x08 19 1.1 jmcneill #define TEGRA194_SID_NVDISPLAY 0x09 20 1.1 jmcneill #define TEGRA194_SID_TSEC 0x0a 21 1.1 jmcneill #define TEGRA194_SID_TSECB 0x0b 22 1.1 jmcneill #define TEGRA194_SID_SE 0x0c 23 1.1 jmcneill #define TEGRA194_SID_SE1 0x0d 24 1.1 jmcneill #define TEGRA194_SID_SE2 0x0e 25 1.1 jmcneill #define TEGRA194_SID_SE3 0x0f 26 1.1 jmcneill 27 1.1 jmcneill /* GPU clients */ 28 1.1 jmcneill #define TEGRA194_SID_GPU 0x10 29 1.1 jmcneill 30 1.1 jmcneill /* other SoC clients */ 31 1.1 jmcneill #define TEGRA194_SID_AFI 0x11 32 1.1 jmcneill #define TEGRA194_SID_HDA 0x12 33 1.1 jmcneill #define TEGRA194_SID_ETR 0x13 34 1.1 jmcneill #define TEGRA194_SID_EQOS 0x14 35 1.1 jmcneill #define TEGRA194_SID_UFSHC 0x15 36 1.1 jmcneill #define TEGRA194_SID_AON 0x16 37 1.1 jmcneill #define TEGRA194_SID_SDMMC4 0x17 38 1.1 jmcneill #define TEGRA194_SID_SDMMC3 0x18 39 1.1 jmcneill #define TEGRA194_SID_SDMMC2 0x19 40 1.1 jmcneill #define TEGRA194_SID_SDMMC1 0x1a 41 1.1 jmcneill #define TEGRA194_SID_XUSB_HOST 0x1b 42 1.1 jmcneill #define TEGRA194_SID_XUSB_DEV 0x1c 43 1.1 jmcneill #define TEGRA194_SID_SATA 0x1d 44 1.1 jmcneill #define TEGRA194_SID_APE 0x1e 45 1.1 jmcneill #define TEGRA194_SID_SCE 0x1f 46 1.1 jmcneill 47 1.1 jmcneill /* GPC DMA clients */ 48 1.1 jmcneill #define TEGRA194_SID_GPCDMA_0 0x20 49 1.1 jmcneill #define TEGRA194_SID_GPCDMA_1 0x21 50 1.1 jmcneill #define TEGRA194_SID_GPCDMA_2 0x22 51 1.1 jmcneill #define TEGRA194_SID_GPCDMA_3 0x23 52 1.1 jmcneill #define TEGRA194_SID_GPCDMA_4 0x24 53 1.1 jmcneill #define TEGRA194_SID_GPCDMA_5 0x25 54 1.1 jmcneill #define TEGRA194_SID_GPCDMA_6 0x26 55 1.1 jmcneill #define TEGRA194_SID_GPCDMA_7 0x27 56 1.1 jmcneill 57 1.1 jmcneill /* APE DMA clients */ 58 1.1 jmcneill #define TEGRA194_SID_APE_1 0x28 59 1.1 jmcneill #define TEGRA194_SID_APE_2 0x29 60 1.1 jmcneill 61 1.1 jmcneill /* camera RTCPU */ 62 1.1 jmcneill #define TEGRA194_SID_RCE 0x2a 63 1.1 jmcneill 64 1.1 jmcneill /* camera RTCPU on host1x address space */ 65 1.1 jmcneill #define TEGRA194_SID_RCE_1X 0x2b 66 1.1 jmcneill 67 1.1 jmcneill /* APE DMA clients */ 68 1.1 jmcneill #define TEGRA194_SID_APE_3 0x2c 69 1.1 jmcneill 70 1.1 jmcneill /* camera RTCPU running on APE */ 71 1.1 jmcneill #define TEGRA194_SID_APE_CAM 0x2d 72 1.1 jmcneill #define TEGRA194_SID_APE_CAM_1X 0x2e 73 1.1 jmcneill 74 1.1 jmcneill #define TEGRA194_SID_RCE_RM 0x2f 75 1.1 jmcneill #define TEGRA194_SID_VI_FALCON 0x30 76 1.1 jmcneill #define TEGRA194_SID_ISP_FALCON 0x31 77 1.1 jmcneill 78 1.1 jmcneill /* 79 1.1 jmcneill * The BPMP has its SID value hardcoded in the firmware. Changing it requires 80 1.1 jmcneill * considerable effort. 81 1.1 jmcneill */ 82 1.1 jmcneill #define TEGRA194_SID_BPMP 0x32 83 1.1 jmcneill 84 1.1 jmcneill /* for SMMU tests */ 85 1.1 jmcneill #define TEGRA194_SID_SMMU_TEST 0x33 86 1.1 jmcneill 87 1.1 jmcneill /* host1x virtualization channels */ 88 1.1 jmcneill #define TEGRA194_SID_HOST1X_CTX0 0x38 89 1.1 jmcneill #define TEGRA194_SID_HOST1X_CTX1 0x39 90 1.1 jmcneill #define TEGRA194_SID_HOST1X_CTX2 0x3a 91 1.1 jmcneill #define TEGRA194_SID_HOST1X_CTX3 0x3b 92 1.1 jmcneill #define TEGRA194_SID_HOST1X_CTX4 0x3c 93 1.1 jmcneill #define TEGRA194_SID_HOST1X_CTX5 0x3d 94 1.1 jmcneill #define TEGRA194_SID_HOST1X_CTX6 0x3e 95 1.1 jmcneill #define TEGRA194_SID_HOST1X_CTX7 0x3f 96 1.1 jmcneill 97 1.1 jmcneill /* host1x command buffers */ 98 1.1 jmcneill #define TEGRA194_SID_HOST1X_VM0 0x40 99 1.1 jmcneill #define TEGRA194_SID_HOST1X_VM1 0x41 100 1.1 jmcneill #define TEGRA194_SID_HOST1X_VM2 0x42 101 1.1 jmcneill #define TEGRA194_SID_HOST1X_VM3 0x43 102 1.1 jmcneill #define TEGRA194_SID_HOST1X_VM4 0x44 103 1.1 jmcneill #define TEGRA194_SID_HOST1X_VM5 0x45 104 1.1 jmcneill #define TEGRA194_SID_HOST1X_VM6 0x46 105 1.1 jmcneill #define TEGRA194_SID_HOST1X_VM7 0x47 106 1.1 jmcneill 107 1.1 jmcneill /* SE data buffers */ 108 1.1 jmcneill #define TEGRA194_SID_SE_VM0 0x48 109 1.1 jmcneill #define TEGRA194_SID_SE_VM1 0x49 110 1.1 jmcneill #define TEGRA194_SID_SE_VM2 0x4a 111 1.1 jmcneill #define TEGRA194_SID_SE_VM3 0x4b 112 1.1 jmcneill #define TEGRA194_SID_SE_VM4 0x4c 113 1.1 jmcneill #define TEGRA194_SID_SE_VM5 0x4d 114 1.1 jmcneill #define TEGRA194_SID_SE_VM6 0x4e 115 1.1 jmcneill #define TEGRA194_SID_SE_VM7 0x4f 116 1.1 jmcneill 117 1.1 jmcneill #define TEGRA194_SID_MIU 0x50 118 1.1 jmcneill 119 1.1 jmcneill #define TEGRA194_SID_NVDLA0 0x51 120 1.1 jmcneill #define TEGRA194_SID_NVDLA1 0x52 121 1.1 jmcneill 122 1.1 jmcneill #define TEGRA194_SID_PVA0 0x53 123 1.1 jmcneill #define TEGRA194_SID_PVA1 0x54 124 1.1 jmcneill #define TEGRA194_SID_NVENC1 0x55 125 1.1 jmcneill #define TEGRA194_SID_PCIE0 0x56 126 1.1 jmcneill #define TEGRA194_SID_PCIE1 0x57 127 1.1 jmcneill #define TEGRA194_SID_PCIE2 0x58 128 1.1 jmcneill #define TEGRA194_SID_PCIE3 0x59 129 1.1 jmcneill #define TEGRA194_SID_PCIE4 0x5a 130 1.1 jmcneill #define TEGRA194_SID_PCIE5 0x5b 131 1.1 jmcneill #define TEGRA194_SID_NVDEC1 0x5c 132 1.1 jmcneill 133 1.1 jmcneill #define TEGRA194_SID_XUSB_VF0 0x5d 134 1.1 jmcneill #define TEGRA194_SID_XUSB_VF1 0x5e 135 1.1 jmcneill #define TEGRA194_SID_XUSB_VF2 0x5f 136 1.1 jmcneill #define TEGRA194_SID_XUSB_VF3 0x60 137 1.1 jmcneill 138 1.1 jmcneill #define TEGRA194_SID_RCE_VM3 0x61 139 1.1 jmcneill #define TEGRA194_SID_VI_VM2 0x62 140 1.1 jmcneill #define TEGRA194_SID_VI_VM3 0x63 141 1.1 jmcneill #define TEGRA194_SID_RCE_SERVER 0x64 142 1.1 jmcneill 143 1.1 jmcneill /* 144 1.1 jmcneill * memory client IDs 145 1.1 jmcneill */ 146 1.1 jmcneill 147 1.1 jmcneill /* Misses from System Memory Management Unit (SMMU) Page Table Cache (PTC) */ 148 1.1 jmcneill #define TEGRA194_MEMORY_CLIENT_PTCR 0x00 149 1.1 jmcneill /* MSS internal memqual MIU7 read clients */ 150 1.1 jmcneill #define TEGRA194_MEMORY_CLIENT_MIU7R 0x01 151 1.1 jmcneill /* MSS internal memqual MIU7 write clients */ 152 1.1 jmcneill #define TEGRA194_MEMORY_CLIENT_MIU7W 0x02 153 1.1 jmcneill /* High-definition audio (HDA) read clients */ 154 1.1 jmcneill #define TEGRA194_MEMORY_CLIENT_HDAR 0x15 155 1.1 jmcneill /* Host channel data read clients */ 156 1.1 jmcneill #define TEGRA194_MEMORY_CLIENT_HOST1XDMAR 0x16 157 1.1 jmcneill #define TEGRA194_MEMORY_CLIENT_NVENCSRD 0x1c 158 1.1 jmcneill /* SATA read clients */ 159 1.1 jmcneill #define TEGRA194_MEMORY_CLIENT_SATAR 0x1f 160 1.1 jmcneill /* Reads from Cortex-A9 4 CPU cores via the L2 cache */ 161 1.1 jmcneill #define TEGRA194_MEMORY_CLIENT_MPCORER 0x27 162 1.1 jmcneill #define TEGRA194_MEMORY_CLIENT_NVENCSWR 0x2b 163 1.1 jmcneill /* High-definition audio (HDA) write clients */ 164 1.1 jmcneill #define TEGRA194_MEMORY_CLIENT_HDAW 0x35 165 1.1 jmcneill /* Writes from Cortex-A9 4 CPU cores via the L2 cache */ 166 1.1 jmcneill #define TEGRA194_MEMORY_CLIENT_MPCOREW 0x39 167 1.1 jmcneill /* SATA write clients */ 168 1.1 jmcneill #define TEGRA194_MEMORY_CLIENT_SATAW 0x3d 169 1.1 jmcneill /* ISP read client for Crossbar A */ 170 1.1 jmcneill #define TEGRA194_MEMORY_CLIENT_ISPRA 0x44 171 1.1 jmcneill /* ISP read client 1 for Crossbar A */ 172 1.1 jmcneill #define TEGRA194_MEMORY_CLIENT_ISPFALR 0x45 173 1.1 jmcneill /* ISP Write client for Crossbar A */ 174 1.1 jmcneill #define TEGRA194_MEMORY_CLIENT_ISPWA 0x46 175 1.1 jmcneill /* ISP Write client Crossbar B */ 176 1.1 jmcneill #define TEGRA194_MEMORY_CLIENT_ISPWB 0x47 177 1.1 jmcneill /* XUSB_HOST read clients */ 178 1.1 jmcneill #define TEGRA194_MEMORY_CLIENT_XUSB_HOSTR 0x4a 179 1.1 jmcneill /* XUSB_HOST write clients */ 180 1.1 jmcneill #define TEGRA194_MEMORY_CLIENT_XUSB_HOSTW 0x4b 181 1.1 jmcneill /* XUSB read clients */ 182 1.1 jmcneill #define TEGRA194_MEMORY_CLIENT_XUSB_DEVR 0x4c 183 1.1 jmcneill /* XUSB_DEV write clients */ 184 1.1 jmcneill #define TEGRA194_MEMORY_CLIENT_XUSB_DEVW 0x4d 185 1.1 jmcneill /* sdmmca memory read client */ 186 1.1 jmcneill #define TEGRA194_MEMORY_CLIENT_SDMMCRA 0x60 187 1.1 jmcneill /* sdmmc memory read client */ 188 1.1 jmcneill #define TEGRA194_MEMORY_CLIENT_SDMMCR 0x62 189 1.1 jmcneill /* sdmmcd memory read client */ 190 1.1 jmcneill #define TEGRA194_MEMORY_CLIENT_SDMMCRAB 0x63 191 1.1 jmcneill /* sdmmca memory write client */ 192 1.1 jmcneill #define TEGRA194_MEMORY_CLIENT_SDMMCWA 0x64 193 1.1 jmcneill /* sdmmc memory write client */ 194 1.1 jmcneill #define TEGRA194_MEMORY_CLIENT_SDMMCW 0x66 195 1.1 jmcneill /* sdmmcd memory write client */ 196 1.1 jmcneill #define TEGRA194_MEMORY_CLIENT_SDMMCWAB 0x67 197 1.1 jmcneill #define TEGRA194_MEMORY_CLIENT_VICSRD 0x6c 198 1.1 jmcneill #define TEGRA194_MEMORY_CLIENT_VICSWR 0x6d 199 1.1 jmcneill /* VI Write client */ 200 1.1 jmcneill #define TEGRA194_MEMORY_CLIENT_VIW 0x72 201 1.1 jmcneill #define TEGRA194_MEMORY_CLIENT_NVDECSRD 0x78 202 1.1 jmcneill #define TEGRA194_MEMORY_CLIENT_NVDECSWR 0x79 203 1.1 jmcneill /* Audio Processing (APE) engine read clients */ 204 1.1 jmcneill #define TEGRA194_MEMORY_CLIENT_APER 0x7a 205 1.1 jmcneill /* Audio Processing (APE) engine write clients */ 206 1.1 jmcneill #define TEGRA194_MEMORY_CLIENT_APEW 0x7b 207 1.1 jmcneill #define TEGRA194_MEMORY_CLIENT_NVJPGSRD 0x7e 208 1.1 jmcneill #define TEGRA194_MEMORY_CLIENT_NVJPGSWR 0x7f 209 1.1 jmcneill /* AXI AP and DFD-AUX0/1 read clients Both share the same interface on the on MSS */ 210 1.1 jmcneill #define TEGRA194_MEMORY_CLIENT_AXIAPR 0x82 211 1.1 jmcneill /* AXI AP and DFD-AUX0/1 write clients Both sahre the same interface on MSS */ 212 1.1 jmcneill #define TEGRA194_MEMORY_CLIENT_AXIAPW 0x83 213 1.1 jmcneill /* ETR read clients */ 214 1.1 jmcneill #define TEGRA194_MEMORY_CLIENT_ETRR 0x84 215 1.1 jmcneill /* ETR write clients */ 216 1.1 jmcneill #define TEGRA194_MEMORY_CLIENT_ETRW 0x85 217 1.1 jmcneill /* AXI Switch read client */ 218 1.1 jmcneill #define TEGRA194_MEMORY_CLIENT_AXISR 0x8c 219 1.1 jmcneill /* AXI Switch write client */ 220 1.1 jmcneill #define TEGRA194_MEMORY_CLIENT_AXISW 0x8d 221 1.1 jmcneill /* EQOS read client */ 222 1.1 jmcneill #define TEGRA194_MEMORY_CLIENT_EQOSR 0x8e 223 1.1 jmcneill /* EQOS write client */ 224 1.1 jmcneill #define TEGRA194_MEMORY_CLIENT_EQOSW 0x8f 225 1.1 jmcneill /* UFSHC read client */ 226 1.1 jmcneill #define TEGRA194_MEMORY_CLIENT_UFSHCR 0x90 227 1.1 jmcneill /* UFSHC write client */ 228 1.1 jmcneill #define TEGRA194_MEMORY_CLIENT_UFSHCW 0x91 229 1.1 jmcneill /* NVDISPLAY read client */ 230 1.1 jmcneill #define TEGRA194_MEMORY_CLIENT_NVDISPLAYR 0x92 231 1.1 jmcneill /* BPMP read client */ 232 1.1 jmcneill #define TEGRA194_MEMORY_CLIENT_BPMPR 0x93 233 1.1 jmcneill /* BPMP write client */ 234 1.1 jmcneill #define TEGRA194_MEMORY_CLIENT_BPMPW 0x94 235 1.1 jmcneill /* BPMPDMA read client */ 236 1.1 jmcneill #define TEGRA194_MEMORY_CLIENT_BPMPDMAR 0x95 237 1.1 jmcneill /* BPMPDMA write client */ 238 1.1 jmcneill #define TEGRA194_MEMORY_CLIENT_BPMPDMAW 0x96 239 1.1 jmcneill /* AON read client */ 240 1.1 jmcneill #define TEGRA194_MEMORY_CLIENT_AONR 0x97 241 1.1 jmcneill /* AON write client */ 242 1.1 jmcneill #define TEGRA194_MEMORY_CLIENT_AONW 0x98 243 1.1 jmcneill /* AONDMA read client */ 244 1.1 jmcneill #define TEGRA194_MEMORY_CLIENT_AONDMAR 0x99 245 1.1 jmcneill /* AONDMA write client */ 246 1.1 jmcneill #define TEGRA194_MEMORY_CLIENT_AONDMAW 0x9a 247 1.1 jmcneill /* SCE read client */ 248 1.1 jmcneill #define TEGRA194_MEMORY_CLIENT_SCER 0x9b 249 1.1 jmcneill /* SCE write client */ 250 1.1 jmcneill #define TEGRA194_MEMORY_CLIENT_SCEW 0x9c 251 1.1 jmcneill /* SCEDMA read client */ 252 1.1 jmcneill #define TEGRA194_MEMORY_CLIENT_SCEDMAR 0x9d 253 1.1 jmcneill /* SCEDMA write client */ 254 1.1 jmcneill #define TEGRA194_MEMORY_CLIENT_SCEDMAW 0x9e 255 1.1 jmcneill /* APEDMA read client */ 256 1.1 jmcneill #define TEGRA194_MEMORY_CLIENT_APEDMAR 0x9f 257 1.1 jmcneill /* APEDMA write client */ 258 1.1 jmcneill #define TEGRA194_MEMORY_CLIENT_APEDMAW 0xa0 259 1.1 jmcneill /* NVDISPLAY read client instance 2 */ 260 1.1 jmcneill #define TEGRA194_MEMORY_CLIENT_NVDISPLAYR1 0xa1 261 1.1 jmcneill #define TEGRA194_MEMORY_CLIENT_VICSRD1 0xa2 262 1.1 jmcneill #define TEGRA194_MEMORY_CLIENT_NVDECSRD1 0xa3 263 1.1 jmcneill /* MSS internal memqual MIU0 read clients */ 264 1.1 jmcneill #define TEGRA194_MEMORY_CLIENT_MIU0R 0xa6 265 1.1 jmcneill /* MSS internal memqual MIU0 write clients */ 266 1.1 jmcneill #define TEGRA194_MEMORY_CLIENT_MIU0W 0xa7 267 1.1 jmcneill /* MSS internal memqual MIU1 read clients */ 268 1.1 jmcneill #define TEGRA194_MEMORY_CLIENT_MIU1R 0xa8 269 1.1 jmcneill /* MSS internal memqual MIU1 write clients */ 270 1.1 jmcneill #define TEGRA194_MEMORY_CLIENT_MIU1W 0xa9 271 1.1 jmcneill /* MSS internal memqual MIU2 read clients */ 272 1.1 jmcneill #define TEGRA194_MEMORY_CLIENT_MIU2R 0xae 273 1.1 jmcneill /* MSS internal memqual MIU2 write clients */ 274 1.1 jmcneill #define TEGRA194_MEMORY_CLIENT_MIU2W 0xaf 275 1.1 jmcneill /* MSS internal memqual MIU3 read clients */ 276 1.1 jmcneill #define TEGRA194_MEMORY_CLIENT_MIU3R 0xb0 277 1.1 jmcneill /* MSS internal memqual MIU3 write clients */ 278 1.1 jmcneill #define TEGRA194_MEMORY_CLIENT_MIU3W 0xb1 279 1.1 jmcneill /* MSS internal memqual MIU4 read clients */ 280 1.1 jmcneill #define TEGRA194_MEMORY_CLIENT_MIU4R 0xb2 281 1.1 jmcneill /* MSS internal memqual MIU4 write clients */ 282 1.1 jmcneill #define TEGRA194_MEMORY_CLIENT_MIU4W 0xb3 283 1.1 jmcneill #define TEGRA194_MEMORY_CLIENT_DPMUR 0xb4 284 1.1 jmcneill #define TEGRA194_MEMORY_CLIENT_DPMUW 0xb5 285 1.1 jmcneill #define TEGRA194_MEMORY_CLIENT_NVL0R 0xb6 286 1.1 jmcneill #define TEGRA194_MEMORY_CLIENT_NVL0W 0xb7 287 1.1 jmcneill #define TEGRA194_MEMORY_CLIENT_NVL1R 0xb8 288 1.1 jmcneill #define TEGRA194_MEMORY_CLIENT_NVL1W 0xb9 289 1.1 jmcneill #define TEGRA194_MEMORY_CLIENT_NVL2R 0xba 290 1.1 jmcneill #define TEGRA194_MEMORY_CLIENT_NVL2W 0xbb 291 1.1 jmcneill /* VI FLACON read clients */ 292 1.1 jmcneill #define TEGRA194_MEMORY_CLIENT_VIFALR 0xbc 293 1.1 jmcneill /* VIFAL write clients */ 294 1.1 jmcneill #define TEGRA194_MEMORY_CLIENT_VIFALW 0xbd 295 1.1 jmcneill /* DLA0ARDA read clients */ 296 1.1 jmcneill #define TEGRA194_MEMORY_CLIENT_DLA0RDA 0xbe 297 1.1 jmcneill /* DLA0 Falcon read clients */ 298 1.1 jmcneill #define TEGRA194_MEMORY_CLIENT_DLA0FALRDB 0xbf 299 1.1 jmcneill /* DLA0 write clients */ 300 1.1 jmcneill #define TEGRA194_MEMORY_CLIENT_DLA0WRA 0xc0 301 1.1 jmcneill /* DLA0 write clients */ 302 1.1 jmcneill #define TEGRA194_MEMORY_CLIENT_DLA0FALWRB 0xc1 303 1.1 jmcneill /* DLA1ARDA read clients */ 304 1.1 jmcneill #define TEGRA194_MEMORY_CLIENT_DLA1RDA 0xc2 305 1.1 jmcneill /* DLA1 Falcon read clients */ 306 1.1 jmcneill #define TEGRA194_MEMORY_CLIENT_DLA1FALRDB 0xc3 307 1.1 jmcneill /* DLA1 write clients */ 308 1.1 jmcneill #define TEGRA194_MEMORY_CLIENT_DLA1WRA 0xc4 309 1.1 jmcneill /* DLA1 write clients */ 310 1.1 jmcneill #define TEGRA194_MEMORY_CLIENT_DLA1FALWRB 0xc5 311 1.1 jmcneill /* PVA0RDA read clients */ 312 1.1 jmcneill #define TEGRA194_MEMORY_CLIENT_PVA0RDA 0xc6 313 1.1 jmcneill /* PVA0RDB read clients */ 314 1.1 jmcneill #define TEGRA194_MEMORY_CLIENT_PVA0RDB 0xc7 315 1.1 jmcneill /* PVA0RDC read clients */ 316 1.1 jmcneill #define TEGRA194_MEMORY_CLIENT_PVA0RDC 0xc8 317 1.1 jmcneill /* PVA0WRA write clients */ 318 1.1 jmcneill #define TEGRA194_MEMORY_CLIENT_PVA0WRA 0xc9 319 1.1 jmcneill /* PVA0WRB write clients */ 320 1.1 jmcneill #define TEGRA194_MEMORY_CLIENT_PVA0WRB 0xca 321 1.1 jmcneill /* PVA0WRC write clients */ 322 1.1 jmcneill #define TEGRA194_MEMORY_CLIENT_PVA0WRC 0xcb 323 1.1 jmcneill /* PVA1RDA read clients */ 324 1.1 jmcneill #define TEGRA194_MEMORY_CLIENT_PVA1RDA 0xcc 325 1.1 jmcneill /* PVA1RDB read clients */ 326 1.1 jmcneill #define TEGRA194_MEMORY_CLIENT_PVA1RDB 0xcd 327 1.1 jmcneill /* PVA1RDC read clients */ 328 1.1 jmcneill #define TEGRA194_MEMORY_CLIENT_PVA1RDC 0xce 329 1.1 jmcneill /* PVA1WRA write clients */ 330 1.1 jmcneill #define TEGRA194_MEMORY_CLIENT_PVA1WRA 0xcf 331 1.1 jmcneill /* PVA1WRB write clients */ 332 1.1 jmcneill #define TEGRA194_MEMORY_CLIENT_PVA1WRB 0xd0 333 1.1 jmcneill /* PVA1WRC write clients */ 334 1.1 jmcneill #define TEGRA194_MEMORY_CLIENT_PVA1WRC 0xd1 335 1.1 jmcneill /* RCE read client */ 336 1.1 jmcneill #define TEGRA194_MEMORY_CLIENT_RCER 0xd2 337 1.1 jmcneill /* RCE write client */ 338 1.1 jmcneill #define TEGRA194_MEMORY_CLIENT_RCEW 0xd3 339 1.1 jmcneill /* RCEDMA read client */ 340 1.1 jmcneill #define TEGRA194_MEMORY_CLIENT_RCEDMAR 0xd4 341 1.1 jmcneill /* RCEDMA write client */ 342 1.1 jmcneill #define TEGRA194_MEMORY_CLIENT_RCEDMAW 0xd5 343 1.1 jmcneill #define TEGRA194_MEMORY_CLIENT_NVENC1SRD 0xd6 344 1.1 jmcneill #define TEGRA194_MEMORY_CLIENT_NVENC1SWR 0xd7 345 1.1 jmcneill /* PCIE0 read clients */ 346 1.1 jmcneill #define TEGRA194_MEMORY_CLIENT_PCIE0R 0xd8 347 1.1 jmcneill /* PCIE0 write clients */ 348 1.1 jmcneill #define TEGRA194_MEMORY_CLIENT_PCIE0W 0xd9 349 1.1 jmcneill /* PCIE1 read clients */ 350 1.1 jmcneill #define TEGRA194_MEMORY_CLIENT_PCIE1R 0xda 351 1.1 jmcneill /* PCIE1 write clients */ 352 1.1 jmcneill #define TEGRA194_MEMORY_CLIENT_PCIE1W 0xdb 353 1.1 jmcneill /* PCIE2 read clients */ 354 1.1 jmcneill #define TEGRA194_MEMORY_CLIENT_PCIE2AR 0xdc 355 1.1 jmcneill /* PCIE2 write clients */ 356 1.1 jmcneill #define TEGRA194_MEMORY_CLIENT_PCIE2AW 0xdd 357 1.1 jmcneill /* PCIE3 read clients */ 358 1.1 jmcneill #define TEGRA194_MEMORY_CLIENT_PCIE3R 0xde 359 1.1 jmcneill /* PCIE3 write clients */ 360 1.1 jmcneill #define TEGRA194_MEMORY_CLIENT_PCIE3W 0xdf 361 1.1 jmcneill /* PCIE4 read clients */ 362 1.1 jmcneill #define TEGRA194_MEMORY_CLIENT_PCIE4R 0xe0 363 1.1 jmcneill /* PCIE4 write clients */ 364 1.1 jmcneill #define TEGRA194_MEMORY_CLIENT_PCIE4W 0xe1 365 1.1 jmcneill /* PCIE5 read clients */ 366 1.1 jmcneill #define TEGRA194_MEMORY_CLIENT_PCIE5R 0xe2 367 1.1 jmcneill /* PCIE5 write clients */ 368 1.1 jmcneill #define TEGRA194_MEMORY_CLIENT_PCIE5W 0xe3 369 1.1 jmcneill /* ISP read client 1 for Crossbar A */ 370 1.1 jmcneill #define TEGRA194_MEMORY_CLIENT_ISPFALW 0xe4 371 1.1 jmcneill #define TEGRA194_MEMORY_CLIENT_NVL3R 0xe5 372 1.1 jmcneill #define TEGRA194_MEMORY_CLIENT_NVL3W 0xe6 373 1.1 jmcneill #define TEGRA194_MEMORY_CLIENT_NVL4R 0xe7 374 1.1 jmcneill #define TEGRA194_MEMORY_CLIENT_NVL4W 0xe8 375 1.1 jmcneill /* DLA0ARDA1 read clients */ 376 1.1 jmcneill #define TEGRA194_MEMORY_CLIENT_DLA0RDA1 0xe9 377 1.1 jmcneill /* DLA1ARDA1 read clients */ 378 1.1 jmcneill #define TEGRA194_MEMORY_CLIENT_DLA1RDA1 0xea 379 1.1 jmcneill /* PVA0RDA1 read clients */ 380 1.1 jmcneill #define TEGRA194_MEMORY_CLIENT_PVA0RDA1 0xeb 381 1.1 jmcneill /* PVA0RDB1 read clients */ 382 1.1 jmcneill #define TEGRA194_MEMORY_CLIENT_PVA0RDB1 0xec 383 1.1 jmcneill /* PVA1RDA1 read clients */ 384 1.1 jmcneill #define TEGRA194_MEMORY_CLIENT_PVA1RDA1 0xed 385 1.1 jmcneill /* PVA1RDB1 read clients */ 386 1.1 jmcneill #define TEGRA194_MEMORY_CLIENT_PVA1RDB1 0xee 387 1.1 jmcneill /* PCIE5r1 read clients */ 388 1.1 jmcneill #define TEGRA194_MEMORY_CLIENT_PCIE5R1 0xef 389 1.1 jmcneill #define TEGRA194_MEMORY_CLIENT_NVENCSRD1 0xf0 390 1.1 jmcneill #define TEGRA194_MEMORY_CLIENT_NVENC1SRD1 0xf1 391 1.1 jmcneill /* ISP read client for Crossbar A */ 392 1.1 jmcneill #define TEGRA194_MEMORY_CLIENT_ISPRA1 0xf2 393 1.1 jmcneill /* PCIE0 read clients */ 394 1.1 jmcneill #define TEGRA194_MEMORY_CLIENT_PCIE0R1 0xf3 395 1.1 jmcneill #define TEGRA194_MEMORY_CLIENT_NVL0RHP 0xf4 396 1.1 jmcneill #define TEGRA194_MEMORY_CLIENT_NVL1RHP 0xf5 397 1.1 jmcneill #define TEGRA194_MEMORY_CLIENT_NVL2RHP 0xf6 398 1.1 jmcneill #define TEGRA194_MEMORY_CLIENT_NVL3RHP 0xf7 399 1.1 jmcneill #define TEGRA194_MEMORY_CLIENT_NVL4RHP 0xf8 400 1.1 jmcneill #define TEGRA194_MEMORY_CLIENT_NVDEC1SRD 0xf9 401 1.1 jmcneill #define TEGRA194_MEMORY_CLIENT_NVDEC1SRD1 0xfa 402 1.1 jmcneill #define TEGRA194_MEMORY_CLIENT_NVDEC1SWR 0xfb 403 1.1 jmcneill /* MSS internal memqual MIU5 read clients */ 404 1.1 jmcneill #define TEGRA194_MEMORY_CLIENT_MIU5R 0xfc 405 1.1 jmcneill /* MSS internal memqual MIU5 write clients */ 406 1.1 jmcneill #define TEGRA194_MEMORY_CLIENT_MIU5W 0xfd 407 1.1 jmcneill /* MSS internal memqual MIU6 read clients */ 408 1.1 jmcneill #define TEGRA194_MEMORY_CLIENT_MIU6R 0xfe 409 1.1 jmcneill /* MSS internal memqual MIU6 write clients */ 410 1.1 jmcneill #define TEGRA194_MEMORY_CLIENT_MIU6W 0xff 411 1.1 jmcneill 412 1.1 jmcneill #endif 413