11.1Sskrll/*	$NetBSD: tegra234-mc.h,v 1.1.1.1 2026/01/18 05:21:49 skrll Exp $	*/
21.1Sskrll
31.1Sskrll/* SPDX-License-Identifier: (GPL-2.0 OR MIT) */
41.1Sskrll/* Copyright (c) 2018-2022, NVIDIA CORPORATION. All rights reserved. */
51.1Sskrll
61.1Sskrll#ifndef DT_BINDINGS_MEMORY_TEGRA234_MC_H
71.1Sskrll#define DT_BINDINGS_MEMORY_TEGRA234_MC_H
81.1Sskrll
91.1Sskrll/* special clients */
101.1Sskrll#define TEGRA234_SID_INVALID		0x00
111.1Sskrll#define TEGRA234_SID_PASSTHROUGH	0x7f
121.1Sskrll
131.1Sskrll/* ISO stream IDs */
141.1Sskrll#define TEGRA234_SID_ISO_NVDISPLAY	0x01
151.1Sskrll#define TEGRA234_SID_ISO_VI		0x02
161.1Sskrll#define TEGRA234_SID_ISO_VIFALC		0x03
171.1Sskrll#define TEGRA234_SID_ISO_VI2		0x04
181.1Sskrll#define TEGRA234_SID_ISO_VI2FALC	0x05
191.1Sskrll#define TEGRA234_SID_ISO_VI_VM2		0x06
201.1Sskrll#define TEGRA234_SID_ISO_VI2_VM2	0x07
211.1Sskrll
221.1Sskrll/* NISO0 stream IDs */
231.1Sskrll#define TEGRA234_SID_AON		0x01
241.1Sskrll#define TEGRA234_SID_APE		0x02
251.1Sskrll#define TEGRA234_SID_HDA		0x03
261.1Sskrll#define TEGRA234_SID_GPCDMA		0x04
271.1Sskrll#define TEGRA234_SID_ETR		0x05
281.1Sskrll#define TEGRA234_SID_MGBE		0x06
291.1Sskrll#define TEGRA234_SID_NVDISPLAY		0x07
301.1Sskrll#define TEGRA234_SID_DCE		0x08
311.1Sskrll#define TEGRA234_SID_PSC		0x09
321.1Sskrll#define TEGRA234_SID_RCE		0x0a
331.1Sskrll#define TEGRA234_SID_SCE		0x0b
341.1Sskrll#define TEGRA234_SID_UFSHC		0x0c
351.1Sskrll#define TEGRA234_SID_APE_1		0x0d
361.1Sskrll#define TEGRA234_SID_GPCDMA_1		0x0e
371.1Sskrll#define TEGRA234_SID_GPCDMA_2		0x0f
381.1Sskrll#define TEGRA234_SID_GPCDMA_3		0x10
391.1Sskrll#define TEGRA234_SID_GPCDMA_4		0x11
401.1Sskrll#define TEGRA234_SID_PCIE0		0x12
411.1Sskrll#define TEGRA234_SID_PCIE4		0x13
421.1Sskrll#define TEGRA234_SID_PCIE5		0x14
431.1Sskrll#define TEGRA234_SID_PCIE6		0x15
441.1Sskrll#define TEGRA234_SID_RCE_VM2		0x16
451.1Sskrll#define TEGRA234_SID_RCE_SERVER		0x17
461.1Sskrll#define TEGRA234_SID_SMMU_TEST		0x18
471.1Sskrll#define TEGRA234_SID_UFS_1		0x19
481.1Sskrll#define TEGRA234_SID_UFS_2		0x1a
491.1Sskrll#define TEGRA234_SID_UFS_3		0x1b
501.1Sskrll#define TEGRA234_SID_UFS_4		0x1c
511.1Sskrll#define TEGRA234_SID_UFS_5		0x1d
521.1Sskrll#define TEGRA234_SID_UFS_6		0x1e
531.1Sskrll#define TEGRA234_SID_PCIE9		0x1f
541.1Sskrll#define TEGRA234_SID_VSE_GPCDMA_VM0	0x20
551.1Sskrll#define TEGRA234_SID_VSE_GPCDMA_VM1	0x21
561.1Sskrll#define TEGRA234_SID_VSE_GPCDMA_VM2	0x22
571.1Sskrll#define TEGRA234_SID_NVDLA1		0x23
581.1Sskrll#define TEGRA234_SID_NVENC		0x24
591.1Sskrll#define TEGRA234_SID_NVJPG1		0x25
601.1Sskrll#define TEGRA234_SID_OFA		0x26
611.1Sskrll#define TEGRA234_SID_MGBE_VF1		0x49
621.1Sskrll#define TEGRA234_SID_MGBE_VF2		0x4a
631.1Sskrll#define TEGRA234_SID_MGBE_VF3		0x4b
641.1Sskrll#define TEGRA234_SID_MGBE_VF4		0x4c
651.1Sskrll#define TEGRA234_SID_MGBE_VF5		0x4d
661.1Sskrll#define TEGRA234_SID_MGBE_VF6		0x4e
671.1Sskrll#define TEGRA234_SID_MGBE_VF7		0x4f
681.1Sskrll#define TEGRA234_SID_MGBE_VF8		0x50
691.1Sskrll#define TEGRA234_SID_MGBE_VF9		0x51
701.1Sskrll#define TEGRA234_SID_MGBE_VF10		0x52
711.1Sskrll#define TEGRA234_SID_MGBE_VF11		0x53
721.1Sskrll#define TEGRA234_SID_MGBE_VF12		0x54
731.1Sskrll#define TEGRA234_SID_MGBE_VF13		0x55
741.1Sskrll#define TEGRA234_SID_MGBE_VF14		0x56
751.1Sskrll#define TEGRA234_SID_MGBE_VF15		0x57
761.1Sskrll#define TEGRA234_SID_MGBE_VF16		0x58
771.1Sskrll#define TEGRA234_SID_MGBE_VF17		0x59
781.1Sskrll#define TEGRA234_SID_MGBE_VF18		0x5a
791.1Sskrll#define TEGRA234_SID_MGBE_VF19		0x5b
801.1Sskrll#define TEGRA234_SID_MGBE_VF20		0x5c
811.1Sskrll#define TEGRA234_SID_APE_2		0x5e
821.1Sskrll#define TEGRA234_SID_APE_3		0x5f
831.1Sskrll#define TEGRA234_SID_UFS_7		0x60
841.1Sskrll#define TEGRA234_SID_UFS_8		0x61
851.1Sskrll#define TEGRA234_SID_UFS_9		0x62
861.1Sskrll#define TEGRA234_SID_UFS_10		0x63
871.1Sskrll#define TEGRA234_SID_UFS_11		0x64
881.1Sskrll#define TEGRA234_SID_UFS_12		0x65
891.1Sskrll#define TEGRA234_SID_UFS_13		0x66
901.1Sskrll#define TEGRA234_SID_UFS_14		0x67
911.1Sskrll#define TEGRA234_SID_UFS_15		0x68
921.1Sskrll#define TEGRA234_SID_UFS_16		0x69
931.1Sskrll#define TEGRA234_SID_UFS_17		0x6a
941.1Sskrll#define TEGRA234_SID_UFS_18		0x6b
951.1Sskrll#define TEGRA234_SID_UFS_19		0x6c
961.1Sskrll#define TEGRA234_SID_UFS_20		0x6d
971.1Sskrll#define TEGRA234_SID_GPCDMA_5		0x6e
981.1Sskrll#define TEGRA234_SID_GPCDMA_6		0x6f
991.1Sskrll#define TEGRA234_SID_GPCDMA_7		0x70
1001.1Sskrll#define TEGRA234_SID_GPCDMA_8		0x71
1011.1Sskrll#define TEGRA234_SID_GPCDMA_9		0x72
1021.1Sskrll
1031.1Sskrll/* NISO1 stream IDs */
1041.1Sskrll#define TEGRA234_SID_SDMMC1A		0x01
1051.1Sskrll#define TEGRA234_SID_SDMMC4		0x02
1061.1Sskrll#define TEGRA234_SID_EQOS		0x03
1071.1Sskrll#define TEGRA234_SID_HWMP_PMA		0x04
1081.1Sskrll#define TEGRA234_SID_PCIE1		0x05
1091.1Sskrll#define TEGRA234_SID_PCIE2		0x06
1101.1Sskrll#define TEGRA234_SID_PCIE3		0x07
1111.1Sskrll#define TEGRA234_SID_PCIE7		0x08
1121.1Sskrll#define TEGRA234_SID_PCIE8		0x09
1131.1Sskrll#define TEGRA234_SID_PCIE10		0x0b
1141.1Sskrll#define TEGRA234_SID_QSPI0		0x0c
1151.1Sskrll#define TEGRA234_SID_QSPI1		0x0d
1161.1Sskrll#define TEGRA234_SID_XUSB_HOST		0x0e
1171.1Sskrll#define TEGRA234_SID_XUSB_DEV		0x0f
1181.1Sskrll#define TEGRA234_SID_BPMP		0x10
1191.1Sskrll#define TEGRA234_SID_FSI		0x11
1201.1Sskrll#define TEGRA234_SID_PVA0_VM0		0x12
1211.1Sskrll#define TEGRA234_SID_PVA0_VM1		0x13
1221.1Sskrll#define TEGRA234_SID_PVA0_VM2		0x14
1231.1Sskrll#define TEGRA234_SID_PVA0_VM3		0x15
1241.1Sskrll#define TEGRA234_SID_PVA0_VM4		0x16
1251.1Sskrll#define TEGRA234_SID_PVA0_VM5		0x17
1261.1Sskrll#define TEGRA234_SID_PVA0_VM6		0x18
1271.1Sskrll#define TEGRA234_SID_PVA0_VM7		0x19
1281.1Sskrll#define TEGRA234_SID_XUSB_VF0		0x1a
1291.1Sskrll#define TEGRA234_SID_XUSB_VF1		0x1b
1301.1Sskrll#define TEGRA234_SID_XUSB_VF2		0x1c
1311.1Sskrll#define TEGRA234_SID_XUSB_VF3		0x1d
1321.1Sskrll#define TEGRA234_SID_EQOS_VF1		0x1e
1331.1Sskrll#define TEGRA234_SID_EQOS_VF2		0x1f
1341.1Sskrll#define TEGRA234_SID_EQOS_VF3		0x20
1351.1Sskrll#define TEGRA234_SID_EQOS_VF4		0x21
1361.1Sskrll#define TEGRA234_SID_ISP_VM2		0x22
1371.1Sskrll#define TEGRA234_SID_HOST1X		0x27
1381.1Sskrll#define TEGRA234_SID_ISP		0x28
1391.1Sskrll#define TEGRA234_SID_NVDEC		0x29
1401.1Sskrll#define TEGRA234_SID_NVJPG		0x2a
1411.1Sskrll#define TEGRA234_SID_NVDLA0		0x2b
1421.1Sskrll#define TEGRA234_SID_PVA0		0x2c
1431.1Sskrll#define TEGRA234_SID_SES_SE0		0x2d
1441.1Sskrll#define TEGRA234_SID_SES_SE1		0x2e
1451.1Sskrll#define TEGRA234_SID_SES_SE2		0x2f
1461.1Sskrll#define TEGRA234_SID_SEU1_SE0		0x30
1471.1Sskrll#define TEGRA234_SID_SEU1_SE1		0x31
1481.1Sskrll#define TEGRA234_SID_SEU1_SE2		0x32
1491.1Sskrll#define TEGRA234_SID_TSEC		0x33
1501.1Sskrll#define TEGRA234_SID_VIC		0x34
1511.1Sskrll#define TEGRA234_SID_HC_VM0		0x3d
1521.1Sskrll#define TEGRA234_SID_HC_VM1		0x3e
1531.1Sskrll#define TEGRA234_SID_HC_VM2		0x3f
1541.1Sskrll#define TEGRA234_SID_HC_VM3		0x40
1551.1Sskrll#define TEGRA234_SID_HC_VM4		0x41
1561.1Sskrll#define TEGRA234_SID_HC_VM5		0x42
1571.1Sskrll#define TEGRA234_SID_HC_VM6		0x43
1581.1Sskrll#define TEGRA234_SID_HC_VM7		0x44
1591.1Sskrll#define TEGRA234_SID_SE_VM0		0x45
1601.1Sskrll#define TEGRA234_SID_SE_VM1		0x46
1611.1Sskrll#define TEGRA234_SID_SE_VM2		0x47
1621.1Sskrll#define TEGRA234_SID_ISPFALC		0x48
1631.1Sskrll#define TEGRA234_SID_NISO1_SMMU_TEST	0x49
1641.1Sskrll#define TEGRA234_SID_TSEC_VM0		0x4a
1651.1Sskrll
1661.1Sskrll/* Shared stream IDs */
1671.1Sskrll#define TEGRA234_SID_HOST1X_CTX0	0x35
1681.1Sskrll#define TEGRA234_SID_HOST1X_CTX1	0x36
1691.1Sskrll#define TEGRA234_SID_HOST1X_CTX2	0x37
1701.1Sskrll#define TEGRA234_SID_HOST1X_CTX3	0x38
1711.1Sskrll#define TEGRA234_SID_HOST1X_CTX4	0x39
1721.1Sskrll#define TEGRA234_SID_HOST1X_CTX5	0x3a
1731.1Sskrll#define TEGRA234_SID_HOST1X_CTX6	0x3b
1741.1Sskrll#define TEGRA234_SID_HOST1X_CTX7	0x3c
1751.1Sskrll
1761.1Sskrll/*
1771.1Sskrll * memory client IDs
1781.1Sskrll */
1791.1Sskrll
1801.1Sskrll/* Misses from System Memory Management Unit (SMMU) Page Table Cache (PTC) */
1811.1Sskrll#define TEGRA234_MEMORY_CLIENT_PTCR 0x00
1821.1Sskrll/* MSS internal memqual MIU7 read clients */
1831.1Sskrll#define TEGRA234_MEMORY_CLIENT_MIU7R 0x01
1841.1Sskrll/* MSS internal memqual MIU7 write clients */
1851.1Sskrll#define TEGRA234_MEMORY_CLIENT_MIU7W 0x02
1861.1Sskrll/* MSS internal memqual MIU8 read clients */
1871.1Sskrll#define TEGRA234_MEMORY_CLIENT_MIU8R 0x03
1881.1Sskrll/* MSS internal memqual MIU8 write clients */
1891.1Sskrll#define TEGRA234_MEMORY_CLIENT_MIU8W 0x04
1901.1Sskrll/* MSS internal memqual MIU9 read clients */
1911.1Sskrll#define TEGRA234_MEMORY_CLIENT_MIU9R 0x05
1921.1Sskrll/* MSS internal memqual MIU9 write clients */
1931.1Sskrll#define TEGRA234_MEMORY_CLIENT_MIU9W 0x06
1941.1Sskrll/* MSS internal memqual MIU10 read clients */
1951.1Sskrll#define TEGRA234_MEMORY_CLIENT_MIU10R 0x07
1961.1Sskrll/* MSS internal memqual MIU10 write clients */
1971.1Sskrll#define TEGRA234_MEMORY_CLIENT_MIU10W 0x08
1981.1Sskrll/* MSS internal memqual MIU11 read clients */
1991.1Sskrll#define TEGRA234_MEMORY_CLIENT_MIU11R 0x09
2001.1Sskrll/* MSS internal memqual MIU11 write clients */
2011.1Sskrll#define TEGRA234_MEMORY_CLIENT_MIU11W 0x0a
2021.1Sskrll/* MSS internal memqual MIU12 read clients */
2031.1Sskrll#define TEGRA234_MEMORY_CLIENT_MIU12R 0x0b
2041.1Sskrll/* MSS internal memqual MIU12 write clients */
2051.1Sskrll#define TEGRA234_MEMORY_CLIENT_MIU12W 0x0c
2061.1Sskrll/* MSS internal memqual MIU13 read clients */
2071.1Sskrll#define TEGRA234_MEMORY_CLIENT_MIU13R 0x0d
2081.1Sskrll/* MSS internal memqual MIU13 write clients */
2091.1Sskrll#define TEGRA234_MEMORY_CLIENT_MIU13W 0x0e
2101.1Sskrll#define TEGRA234_MEMORY_CLIENT_NVL5RHP 0x13
2111.1Sskrll#define TEGRA234_MEMORY_CLIENT_NVL5R 0x14
2121.1Sskrll/* High-definition audio (HDA) read clients */
2131.1Sskrll#define TEGRA234_MEMORY_CLIENT_HDAR 0x15
2141.1Sskrll/* Host channel data read clients */
2151.1Sskrll#define TEGRA234_MEMORY_CLIENT_HOST1XDMAR 0x16
2161.1Sskrll#define TEGRA234_MEMORY_CLIENT_NVL5W 0x17
2171.1Sskrll#define TEGRA234_MEMORY_CLIENT_NVL6RHP 0x18
2181.1Sskrll#define TEGRA234_MEMORY_CLIENT_NVL6R 0x19
2191.1Sskrll#define TEGRA234_MEMORY_CLIENT_NVL6W 0x1a
2201.1Sskrll#define TEGRA234_MEMORY_CLIENT_NVL7RHP 0x1b
2211.1Sskrll#define TEGRA234_MEMORY_CLIENT_NVENCSRD 0x1c
2221.1Sskrll#define TEGRA234_MEMORY_CLIENT_NVL7R 0x1d
2231.1Sskrll#define TEGRA234_MEMORY_CLIENT_NVL7W 0x1e
2241.1Sskrll#define TEGRA234_MEMORY_CLIENT_NVL8RHP 0x20
2251.1Sskrll#define TEGRA234_MEMORY_CLIENT_NVL8R 0x21
2261.1Sskrll#define TEGRA234_MEMORY_CLIENT_NVL8W 0x22
2271.1Sskrll#define TEGRA234_MEMORY_CLIENT_NVL9RHP 0x23
2281.1Sskrll#define TEGRA234_MEMORY_CLIENT_NVL9R 0x24
2291.1Sskrll#define TEGRA234_MEMORY_CLIENT_NVL9W 0x25
2301.1Sskrll/* PCIE6 read clients */
2311.1Sskrll#define TEGRA234_MEMORY_CLIENT_PCIE6AR 0x28
2321.1Sskrll/* PCIE6 write clients */
2331.1Sskrll#define TEGRA234_MEMORY_CLIENT_PCIE6AW 0x29
2341.1Sskrll/* PCIE7 read clients */
2351.1Sskrll#define TEGRA234_MEMORY_CLIENT_PCIE7AR 0x2a
2361.1Sskrll#define TEGRA234_MEMORY_CLIENT_NVENCSWR 0x2b
2371.1Sskrll/* DLA0ARDB read clients */
2381.1Sskrll#define TEGRA234_MEMORY_CLIENT_DLA0RDB 0x2c
2391.1Sskrll/* DLA0ARDB1 read clients */
2401.1Sskrll#define TEGRA234_MEMORY_CLIENT_DLA0RDB1 0x2d
2411.1Sskrll/* DLA0 writes */
2421.1Sskrll#define TEGRA234_MEMORY_CLIENT_DLA0WRB 0x2e
2431.1Sskrll/* DLA1ARDB read clients */
2441.1Sskrll#define TEGRA234_MEMORY_CLIENT_DLA1RDB 0x2f
2451.1Sskrll/* PCIE7 write clients */
2461.1Sskrll#define TEGRA234_MEMORY_CLIENT_PCIE7AW 0x30
2471.1Sskrll/* PCIE8 read clients */
2481.1Sskrll#define TEGRA234_MEMORY_CLIENT_PCIE8AR 0x32
2491.1Sskrll/* High-definition audio (HDA) write clients */
2501.1Sskrll#define TEGRA234_MEMORY_CLIENT_HDAW 0x35
2511.1Sskrll/* Writes from Cortex-A9 4 CPU cores via the L2 cache */
2521.1Sskrll#define TEGRA234_MEMORY_CLIENT_MPCOREW 0x39
2531.1Sskrll/* OFAA client */
2541.1Sskrll#define TEGRA234_MEMORY_CLIENT_OFAR1 0x3a
2551.1Sskrll/* PCIE8 write clients */
2561.1Sskrll#define TEGRA234_MEMORY_CLIENT_PCIE8AW 0x3b
2571.1Sskrll/* PCIE9 read clients */
2581.1Sskrll#define TEGRA234_MEMORY_CLIENT_PCIE9AR 0x3c
2591.1Sskrll/* PCIE6r1 read clients */
2601.1Sskrll#define TEGRA234_MEMORY_CLIENT_PCIE6AR1 0x3d
2611.1Sskrll/* PCIE9 write clients */
2621.1Sskrll#define TEGRA234_MEMORY_CLIENT_PCIE9AW 0x3e
2631.1Sskrll/* PCIE10 read clients */
2641.1Sskrll#define TEGRA234_MEMORY_CLIENT_PCIE10AR 0x3f
2651.1Sskrll/* PCIE10 write clients */
2661.1Sskrll#define TEGRA234_MEMORY_CLIENT_PCIE10AW 0x40
2671.1Sskrll/* ISP read client for Crossbar A */
2681.1Sskrll#define TEGRA234_MEMORY_CLIENT_ISPRA 0x44
2691.1Sskrll/* ISP read client 1 for Crossbar A */
2701.1Sskrll#define TEGRA234_MEMORY_CLIENT_ISPFALR 0x45
2711.1Sskrll/* ISP Write client for Crossbar A */
2721.1Sskrll#define TEGRA234_MEMORY_CLIENT_ISPWA 0x46
2731.1Sskrll/* ISP Write client Crossbar B */
2741.1Sskrll#define TEGRA234_MEMORY_CLIENT_ISPWB 0x47
2751.1Sskrll/* PCIE10r1 read clients */
2761.1Sskrll#define TEGRA234_MEMORY_CLIENT_PCIE10AR1 0x48
2771.1Sskrll/* PCIE7r1 read clients */
2781.1Sskrll#define TEGRA234_MEMORY_CLIENT_PCIE7AR1 0x49
2791.1Sskrll/* XUSB_HOST read clients */
2801.1Sskrll#define TEGRA234_MEMORY_CLIENT_XUSB_HOSTR 0x4a
2811.1Sskrll/* XUSB_HOST write clients */
2821.1Sskrll#define TEGRA234_MEMORY_CLIENT_XUSB_HOSTW 0x4b
2831.1Sskrll/* XUSB read clients */
2841.1Sskrll#define TEGRA234_MEMORY_CLIENT_XUSB_DEVR 0x4c
2851.1Sskrll/* XUSB_DEV write clients */
2861.1Sskrll#define TEGRA234_MEMORY_CLIENT_XUSB_DEVW 0x4d
2871.1Sskrll/* TSEC Memory Return Data Client Description */
2881.1Sskrll#define TEGRA234_MEMORY_CLIENT_TSECSRD 0x54
2891.1Sskrll/* TSEC Memory Write Client Description */
2901.1Sskrll#define TEGRA234_MEMORY_CLIENT_TSECSWR 0x55
2911.1Sskrll/* XSPI writes */
2921.1Sskrll#define TEGRA234_MEMORY_CLIENT_XSPI1W 0x56
2931.1Sskrll/* MGBE0 read client */
2941.1Sskrll#define TEGRA234_MEMORY_CLIENT_MGBEARD 0x58
2951.1Sskrll/* MGBEB read client */
2961.1Sskrll#define TEGRA234_MEMORY_CLIENT_MGBEBRD 0x59
2971.1Sskrll/* MGBEC read client */
2981.1Sskrll#define TEGRA234_MEMORY_CLIENT_MGBECRD 0x5a
2991.1Sskrll/* MGBED read client */
3001.1Sskrll#define TEGRA234_MEMORY_CLIENT_MGBEDRD 0x5b
3011.1Sskrll/* MGBE0 write client */
3021.1Sskrll#define TEGRA234_MEMORY_CLIENT_MGBEAWR 0x5c
3031.1Sskrll/* OFAA client */
3041.1Sskrll#define TEGRA234_MEMORY_CLIENT_OFAR 0x5d
3051.1Sskrll/* OFAA writes */
3061.1Sskrll#define TEGRA234_MEMORY_CLIENT_OFAW 0x5e
3071.1Sskrll/* MGBEB write client */
3081.1Sskrll#define TEGRA234_MEMORY_CLIENT_MGBEBWR 0x5f
3091.1Sskrll/* sdmmca memory read client */
3101.1Sskrll#define TEGRA234_MEMORY_CLIENT_SDMMCRA 0x60
3111.1Sskrll/* MGBEC write client */
3121.1Sskrll#define TEGRA234_MEMORY_CLIENT_MGBECWR 0x61
3131.1Sskrll/* sdmmcd memory read client */
3141.1Sskrll#define TEGRA234_MEMORY_CLIENT_SDMMCRAB 0x63
3151.1Sskrll/* sdmmca memory write client */
3161.1Sskrll#define TEGRA234_MEMORY_CLIENT_SDMMCWA 0x64
3171.1Sskrll/* MGBED write client */
3181.1Sskrll#define TEGRA234_MEMORY_CLIENT_MGBEDWR 0x65
3191.1Sskrll/* sdmmcd memory write client */
3201.1Sskrll#define TEGRA234_MEMORY_CLIENT_SDMMCWAB 0x67
3211.1Sskrll/* SE Memory Return Data Client Description */
3221.1Sskrll#define TEGRA234_MEMORY_CLIENT_SEU1RD 0x68
3231.1Sskrll/* SE Memory Write Client Description */
3241.1Sskrll#define TEGRA234_MEMORY_CLIENT_SUE1WR 0x69
3251.1Sskrll#define TEGRA234_MEMORY_CLIENT_VICSRD 0x6c
3261.1Sskrll#define TEGRA234_MEMORY_CLIENT_VICSWR 0x6d
3271.1Sskrll/* DLA1ARDB1 read clients */
3281.1Sskrll#define TEGRA234_MEMORY_CLIENT_DLA1RDB1 0x6e
3291.1Sskrll/* DLA1 writes */
3301.1Sskrll#define TEGRA234_MEMORY_CLIENT_DLA1WRB 0x6f
3311.1Sskrll/* VI FLACON read clients */
3321.1Sskrll#define TEGRA234_MEMORY_CLIENT_VI2FALR 0x71
3331.1Sskrll/* VI Write client */
3341.1Sskrll#define TEGRA234_MEMORY_CLIENT_VI2W 0x70
3351.1Sskrll/* VI Write client */
3361.1Sskrll#define TEGRA234_MEMORY_CLIENT_VIW 0x72
3371.1Sskrll/* NISO display read client */
3381.1Sskrll#define TEGRA234_MEMORY_CLIENT_NVDISPNISOR 0x73
3391.1Sskrll/* NVDISPNISO writes */
3401.1Sskrll#define TEGRA234_MEMORY_CLIENT_NVDISPNISOW 0x74
3411.1Sskrll/* XSPI client */
3421.1Sskrll#define TEGRA234_MEMORY_CLIENT_XSPI0R 0x75
3431.1Sskrll/* XSPI writes */
3441.1Sskrll#define TEGRA234_MEMORY_CLIENT_XSPI0W 0x76
3451.1Sskrll/* XSPI client */
3461.1Sskrll#define TEGRA234_MEMORY_CLIENT_XSPI1R 0x77
3471.1Sskrll#define TEGRA234_MEMORY_CLIENT_NVDECSRD 0x78
3481.1Sskrll#define TEGRA234_MEMORY_CLIENT_NVDECSWR 0x79
3491.1Sskrll/* Audio Processing (APE) engine read clients */
3501.1Sskrll#define TEGRA234_MEMORY_CLIENT_APER 0x7a
3511.1Sskrll/* Audio Processing (APE) engine write clients */
3521.1Sskrll#define TEGRA234_MEMORY_CLIENT_APEW 0x7b
3531.1Sskrll/* VI2FAL writes */
3541.1Sskrll#define TEGRA234_MEMORY_CLIENT_VI2FALW 0x7c
3551.1Sskrll#define TEGRA234_MEMORY_CLIENT_NVJPGSRD 0x7e
3561.1Sskrll#define TEGRA234_MEMORY_CLIENT_NVJPGSWR 0x7f
3571.1Sskrll/* SE Memory Return Data Client Description */
3581.1Sskrll#define TEGRA234_MEMORY_CLIENT_SESRD 0x80
3591.1Sskrll/* SE Memory Write Client Description */
3601.1Sskrll#define TEGRA234_MEMORY_CLIENT_SESWR 0x81
3611.1Sskrll/* AXI AP and DFD-AUX0/1 read clients Both share the same interface on the on MSS */
3621.1Sskrll#define TEGRA234_MEMORY_CLIENT_AXIAPR 0x82
3631.1Sskrll/* AXI AP and DFD-AUX0/1 write clients Both sahre the same interface on MSS */
3641.1Sskrll#define TEGRA234_MEMORY_CLIENT_AXIAPW 0x83
3651.1Sskrll/* ETR read clients */
3661.1Sskrll#define TEGRA234_MEMORY_CLIENT_ETRR 0x84
3671.1Sskrll/* ETR write clients */
3681.1Sskrll#define TEGRA234_MEMORY_CLIENT_ETRW 0x85
3691.1Sskrll/* AXI Switch read client */
3701.1Sskrll#define TEGRA234_MEMORY_CLIENT_AXISR 0x8c
3711.1Sskrll/* AXI Switch write client */
3721.1Sskrll#define TEGRA234_MEMORY_CLIENT_AXISW 0x8d
3731.1Sskrll/* EQOS read client */
3741.1Sskrll#define TEGRA234_MEMORY_CLIENT_EQOSR 0x8e
3751.1Sskrll/* EQOS write client */
3761.1Sskrll#define TEGRA234_MEMORY_CLIENT_EQOSW 0x8f
3771.1Sskrll/* UFSHC read client */
3781.1Sskrll#define TEGRA234_MEMORY_CLIENT_UFSHCR 0x90
3791.1Sskrll/* UFSHC write client */
3801.1Sskrll#define TEGRA234_MEMORY_CLIENT_UFSHCW 0x91
3811.1Sskrll/* NVDISPLAY read client */
3821.1Sskrll#define TEGRA234_MEMORY_CLIENT_NVDISPLAYR 0x92
3831.1Sskrll/* BPMP read client */
3841.1Sskrll#define TEGRA234_MEMORY_CLIENT_BPMPR 0x93
3851.1Sskrll/* BPMP write client */
3861.1Sskrll#define TEGRA234_MEMORY_CLIENT_BPMPW 0x94
3871.1Sskrll/* BPMPDMA read client */
3881.1Sskrll#define TEGRA234_MEMORY_CLIENT_BPMPDMAR 0x95
3891.1Sskrll/* BPMPDMA write client */
3901.1Sskrll#define TEGRA234_MEMORY_CLIENT_BPMPDMAW 0x96
3911.1Sskrll/* AON read client */
3921.1Sskrll#define TEGRA234_MEMORY_CLIENT_AONR 0x97
3931.1Sskrll/* AON write client */
3941.1Sskrll#define TEGRA234_MEMORY_CLIENT_AONW 0x98
3951.1Sskrll/* AONDMA read client */
3961.1Sskrll#define TEGRA234_MEMORY_CLIENT_AONDMAR 0x99
3971.1Sskrll/* AONDMA write client */
3981.1Sskrll#define TEGRA234_MEMORY_CLIENT_AONDMAW 0x9a
3991.1Sskrll/* SCE read client */
4001.1Sskrll#define TEGRA234_MEMORY_CLIENT_SCER 0x9b
4011.1Sskrll/* SCE write client */
4021.1Sskrll#define TEGRA234_MEMORY_CLIENT_SCEW 0x9c
4031.1Sskrll/* SCEDMA read client */
4041.1Sskrll#define TEGRA234_MEMORY_CLIENT_SCEDMAR 0x9d
4051.1Sskrll/* SCEDMA write client */
4061.1Sskrll#define TEGRA234_MEMORY_CLIENT_SCEDMAW 0x9e
4071.1Sskrll/* APEDMA read client */
4081.1Sskrll#define TEGRA234_MEMORY_CLIENT_APEDMAR 0x9f
4091.1Sskrll/* APEDMA write client */
4101.1Sskrll#define TEGRA234_MEMORY_CLIENT_APEDMAW 0xa0
4111.1Sskrll/* NVDISPLAY read client instance 2 */
4121.1Sskrll#define TEGRA234_MEMORY_CLIENT_NVDISPLAYR1 0xa1
4131.1Sskrll#define TEGRA234_MEMORY_CLIENT_VICSRD1 0xa2
4141.1Sskrll/* MSS internal memqual MIU0 read clients */
4151.1Sskrll#define TEGRA234_MEMORY_CLIENT_MIU0R 0xa6
4161.1Sskrll/* MSS internal memqual MIU0 write clients */
4171.1Sskrll#define TEGRA234_MEMORY_CLIENT_MIU0W 0xa7
4181.1Sskrll/* MSS internal memqual MIU1 read clients */
4191.1Sskrll#define TEGRA234_MEMORY_CLIENT_MIU1R 0xa8
4201.1Sskrll/* MSS internal memqual MIU1 write clients */
4211.1Sskrll#define TEGRA234_MEMORY_CLIENT_MIU1W 0xa9
4221.1Sskrll/* MSS internal memqual MIU2 read clients */
4231.1Sskrll#define TEGRA234_MEMORY_CLIENT_MIU2R 0xae
4241.1Sskrll/* MSS internal memqual MIU2 write clients */
4251.1Sskrll#define TEGRA234_MEMORY_CLIENT_MIU2W 0xaf
4261.1Sskrll/* MSS internal memqual MIU3 read clients */
4271.1Sskrll#define TEGRA234_MEMORY_CLIENT_MIU3R 0xb0
4281.1Sskrll/* MSS internal memqual MIU3 write clients */
4291.1Sskrll#define TEGRA234_MEMORY_CLIENT_MIU3W 0xb1
4301.1Sskrll/* MSS internal memqual MIU4 read clients */
4311.1Sskrll#define TEGRA234_MEMORY_CLIENT_MIU4R 0xb2
4321.1Sskrll/* MSS internal memqual MIU4 write clients */
4331.1Sskrll#define TEGRA234_MEMORY_CLIENT_MIU4W 0xb3
4341.1Sskrll#define TEGRA234_MEMORY_CLIENT_DPMUR 0xb4
4351.1Sskrll#define TEGRA234_MEMORY_CLIENT_DPMUW 0xb5
4361.1Sskrll#define TEGRA234_MEMORY_CLIENT_NVL0R 0xb6
4371.1Sskrll#define TEGRA234_MEMORY_CLIENT_NVL0W 0xb7
4381.1Sskrll#define TEGRA234_MEMORY_CLIENT_NVL1R 0xb8
4391.1Sskrll#define TEGRA234_MEMORY_CLIENT_NVL1W 0xb9
4401.1Sskrll#define TEGRA234_MEMORY_CLIENT_NVL2R 0xba
4411.1Sskrll#define TEGRA234_MEMORY_CLIENT_NVL2W 0xbb
4421.1Sskrll/* VI FLACON read clients */
4431.1Sskrll#define TEGRA234_MEMORY_CLIENT_VIFALR 0xbc
4441.1Sskrll/* VIFAL write clients */
4451.1Sskrll#define TEGRA234_MEMORY_CLIENT_VIFALW 0xbd
4461.1Sskrll/* DLA0ARDA read clients */
4471.1Sskrll#define TEGRA234_MEMORY_CLIENT_DLA0RDA 0xbe
4481.1Sskrll/* DLA0 Falcon read clients */
4491.1Sskrll#define TEGRA234_MEMORY_CLIENT_DLA0FALRDB 0xbf
4501.1Sskrll/* DLA0 write clients */
4511.1Sskrll#define TEGRA234_MEMORY_CLIENT_DLA0WRA 0xc0
4521.1Sskrll/* DLA0 write clients */
4531.1Sskrll#define TEGRA234_MEMORY_CLIENT_DLA0FALWRB 0xc1
4541.1Sskrll/* DLA1ARDA read clients */
4551.1Sskrll#define TEGRA234_MEMORY_CLIENT_DLA1RDA 0xc2
4561.1Sskrll/* DLA1 Falcon read clients */
4571.1Sskrll#define TEGRA234_MEMORY_CLIENT_DLA1FALRDB 0xc3
4581.1Sskrll/* DLA1 write clients */
4591.1Sskrll#define TEGRA234_MEMORY_CLIENT_DLA1WRA 0xc4
4601.1Sskrll/* DLA1 write clients */
4611.1Sskrll#define TEGRA234_MEMORY_CLIENT_DLA1FALWRB 0xc5
4621.1Sskrll/* PVA0RDA read clients */
4631.1Sskrll#define TEGRA234_MEMORY_CLIENT_PVA0RDA 0xc6
4641.1Sskrll/* PVA0RDB read clients */
4651.1Sskrll#define TEGRA234_MEMORY_CLIENT_PVA0RDB 0xc7
4661.1Sskrll/* PVA0RDC read clients */
4671.1Sskrll#define TEGRA234_MEMORY_CLIENT_PVA0RDC 0xc8
4681.1Sskrll/* PVA0WRA write clients */
4691.1Sskrll#define TEGRA234_MEMORY_CLIENT_PVA0WRA 0xc9
4701.1Sskrll/* PVA0WRB write clients */
4711.1Sskrll#define TEGRA234_MEMORY_CLIENT_PVA0WRB 0xca
4721.1Sskrll/* PVA0WRC write clients */
4731.1Sskrll#define TEGRA234_MEMORY_CLIENT_PVA0WRC 0xcb
4741.1Sskrll/* RCE read client */
4751.1Sskrll#define TEGRA234_MEMORY_CLIENT_RCER 0xd2
4761.1Sskrll/* RCE write client */
4771.1Sskrll#define TEGRA234_MEMORY_CLIENT_RCEW 0xd3
4781.1Sskrll/* RCEDMA read client */
4791.1Sskrll#define TEGRA234_MEMORY_CLIENT_RCEDMAR 0xd4
4801.1Sskrll/* RCEDMA write client */
4811.1Sskrll#define TEGRA234_MEMORY_CLIENT_RCEDMAW 0xd5
4821.1Sskrll/* PCIE0 read clients */
4831.1Sskrll#define TEGRA234_MEMORY_CLIENT_PCIE0R 0xd8
4841.1Sskrll/* PCIE0 write clients */
4851.1Sskrll#define TEGRA234_MEMORY_CLIENT_PCIE0W 0xd9
4861.1Sskrll/* PCIE1 read clients */
4871.1Sskrll#define TEGRA234_MEMORY_CLIENT_PCIE1R 0xda
4881.1Sskrll/* PCIE1 write clients */
4891.1Sskrll#define TEGRA234_MEMORY_CLIENT_PCIE1W 0xdb
4901.1Sskrll/* PCIE2 read clients */
4911.1Sskrll#define TEGRA234_MEMORY_CLIENT_PCIE2AR 0xdc
4921.1Sskrll/* PCIE2 write clients */
4931.1Sskrll#define TEGRA234_MEMORY_CLIENT_PCIE2AW 0xdd
4941.1Sskrll/* PCIE3 read clients */
4951.1Sskrll#define TEGRA234_MEMORY_CLIENT_PCIE3R 0xde
4961.1Sskrll/* PCIE3 write clients */
4971.1Sskrll#define TEGRA234_MEMORY_CLIENT_PCIE3W 0xdf
4981.1Sskrll/* PCIE4 read clients */
4991.1Sskrll#define TEGRA234_MEMORY_CLIENT_PCIE4R 0xe0
5001.1Sskrll/* PCIE4 write clients */
5011.1Sskrll#define TEGRA234_MEMORY_CLIENT_PCIE4W 0xe1
5021.1Sskrll/* PCIE5 read clients */
5031.1Sskrll#define TEGRA234_MEMORY_CLIENT_PCIE5R 0xe2
5041.1Sskrll/* PCIE5 write clients */
5051.1Sskrll#define TEGRA234_MEMORY_CLIENT_PCIE5W 0xe3
5061.1Sskrll/* ISP read client 1 for Crossbar A */
5071.1Sskrll#define TEGRA234_MEMORY_CLIENT_ISPFALW 0xe4
5081.1Sskrll#define TEGRA234_MEMORY_CLIENT_NVL3R 0xe5
5091.1Sskrll#define TEGRA234_MEMORY_CLIENT_NVL3W 0xe6
5101.1Sskrll#define TEGRA234_MEMORY_CLIENT_NVL4R 0xe7
5111.1Sskrll#define TEGRA234_MEMORY_CLIENT_NVL4W 0xe8
5121.1Sskrll/* DLA0ARDA1 read clients */
5131.1Sskrll#define TEGRA234_MEMORY_CLIENT_DLA0RDA1 0xe9
5141.1Sskrll/* DLA1ARDA1 read clients */
5151.1Sskrll#define TEGRA234_MEMORY_CLIENT_DLA1RDA1 0xea
5161.1Sskrll/* PVA0RDA1 read clients */
5171.1Sskrll#define TEGRA234_MEMORY_CLIENT_PVA0RDA1 0xeb
5181.1Sskrll/* PVA0RDB1 read clients */
5191.1Sskrll#define TEGRA234_MEMORY_CLIENT_PVA0RDB1 0xec
5201.1Sskrll/* PCIE5r1 read clients */
5211.1Sskrll#define TEGRA234_MEMORY_CLIENT_PCIE5R1 0xef
5221.1Sskrll#define TEGRA234_MEMORY_CLIENT_NVENCSRD1 0xf0
5231.1Sskrll/* ISP read client for Crossbar A */
5241.1Sskrll#define TEGRA234_MEMORY_CLIENT_ISPRA1 0xf2
5251.1Sskrll#define TEGRA234_MEMORY_CLIENT_NVL0RHP 0xf4
5261.1Sskrll#define TEGRA234_MEMORY_CLIENT_NVL1RHP 0xf5
5271.1Sskrll#define TEGRA234_MEMORY_CLIENT_NVL2RHP 0xf6
5281.1Sskrll#define TEGRA234_MEMORY_CLIENT_NVL3RHP 0xf7
5291.1Sskrll#define TEGRA234_MEMORY_CLIENT_NVL4RHP 0xf8
5301.1Sskrll/* MSS internal memqual MIU5 read clients */
5311.1Sskrll#define TEGRA234_MEMORY_CLIENT_MIU5R 0xfc
5321.1Sskrll/* MSS internal memqual MIU5 write clients */
5331.1Sskrll#define TEGRA234_MEMORY_CLIENT_MIU5W 0xfd
5341.1Sskrll/* MSS internal memqual MIU6 read clients */
5351.1Sskrll#define TEGRA234_MEMORY_CLIENT_MIU6R 0xfe
5361.1Sskrll/* MSS internal memqual MIU6 write clients */
5371.1Sskrll#define TEGRA234_MEMORY_CLIENT_MIU6W 0xff
5381.1Sskrll#define TEGRA234_MEMORY_CLIENT_NVJPG1SRD 0x123
5391.1Sskrll#define TEGRA234_MEMORY_CLIENT_NVJPG1SWR 0x124
5401.1Sskrll
5411.1Sskrll/* ICC ID's for dummy MC clients used to represent CPU Clusters */
5421.1Sskrll#define TEGRA_ICC_MC_CPU_CLUSTER0       1003
5431.1Sskrll#define TEGRA_ICC_MC_CPU_CLUSTER1       1004
5441.1Sskrll#define TEGRA_ICC_MC_CPU_CLUSTER2       1005
5451.1Sskrll
5461.1Sskrll#endif
547