11.1Sskrll/*	$NetBSD: mediatek,mt6795-resets.h,v 1.1.1.1 2026/01/18 05:21:54 skrll Exp $	*/
21.1Sskrll
31.1Sskrll/* SPDX-License-Identifier: (GPL-2.0+ OR BSD-2-Clause) */
41.1Sskrll/*
51.1Sskrll * Copyright (c) 2022 Collabora Ltd.
61.1Sskrll * Author: AngeloGioacchino Del Regno <angelogioacchino.delregno@collabora.com>
71.1Sskrll */
81.1Sskrll
91.1Sskrll#ifndef _DT_BINDINGS_RESET_CONTROLLER_MT6795
101.1Sskrll#define _DT_BINDINGS_RESET_CONTROLLER_MT6795
111.1Sskrll
121.1Sskrll/* INFRACFG resets */
131.1Sskrll#define MT6795_INFRA_RST0_SCPSYS_RST		0
141.1Sskrll#define MT6795_INFRA_RST0_PMIC_WRAP_RST		1
151.1Sskrll#define MT6795_INFRA_RST1_MIPI_DSI_RST		2
161.1Sskrll#define MT6795_INFRA_RST1_MIPI_CSI_RST		3
171.1Sskrll#define MT6795_INFRA_RST1_MM_IOMMU_RST		4
181.1Sskrll
191.1Sskrll/* MMSYS resets */
201.1Sskrll#define MT6795_MMSYS_SW0_RST_B_SMI_COMMON	0
211.1Sskrll#define MT6795_MMSYS_SW0_RST_B_SMI_LARB		1
221.1Sskrll#define MT6795_MMSYS_SW0_RST_B_CAM_MDP		2
231.1Sskrll#define MT6795_MMSYS_SW0_RST_B_MDP_RDMA0	3
241.1Sskrll#define MT6795_MMSYS_SW0_RST_B_MDP_RDMA1	4
251.1Sskrll#define MT6795_MMSYS_SW0_RST_B_MDP_RSZ0		5
261.1Sskrll#define MT6795_MMSYS_SW0_RST_B_MDP_RSZ1		6
271.1Sskrll#define MT6795_MMSYS_SW0_RST_B_MDP_RSZ2		7
281.1Sskrll#define MT6795_MMSYS_SW0_RST_B_MDP_TDSHP0	8
291.1Sskrll#define MT6795_MMSYS_SW0_RST_B_MDP_TDSHP1	9
301.1Sskrll#define MT6795_MMSYS_SW0_RST_B_MDP_WDMA		10
311.1Sskrll#define MT6795_MMSYS_SW0_RST_B_MDP_WROT0	11
321.1Sskrll#define MT6795_MMSYS_SW0_RST_B_MDP_WROT1	12
331.1Sskrll#define MT6795_MMSYS_SW0_RST_B_MDP_CROP		13
341.1Sskrll
351.1Sskrll/*  PERICFG resets */
361.1Sskrll#define MT6795_PERI_NFI_SW_RST			0
371.1Sskrll#define MT6795_PERI_THERM_SW_RST		1
381.1Sskrll#define MT6795_PERI_MSDC1_SW_RST		2
391.1Sskrll
401.1Sskrll/* TOPRGU resets */
411.1Sskrll#define MT6795_TOPRGU_INFRA_SW_RST		0
421.1Sskrll#define MT6795_TOPRGU_MM_SW_RST			1
431.1Sskrll#define MT6795_TOPRGU_MFG_SW_RST		2
441.1Sskrll#define MT6795_TOPRGU_VENC_SW_RST		3
451.1Sskrll#define MT6795_TOPRGU_VDEC_SW_RST		4
461.1Sskrll#define MT6795_TOPRGU_IMG_SW_RST		5
471.1Sskrll#define MT6795_TOPRGU_DDRPHY_SW_RST		6
481.1Sskrll#define MT6795_TOPRGU_MD_SW_RST			7
491.1Sskrll#define MT6795_TOPRGU_INFRA_AO_SW_RST		8
501.1Sskrll#define MT6795_TOPRGU_MD_LITE_SW_RST		9
511.1Sskrll#define MT6795_TOPRGU_APMIXED_SW_RST		10
521.1Sskrll#define MT6795_TOPRGU_PWRAP_SPI_CTL_RST		11
531.1Sskrll#define MT6795_TOPRGU_SW_RST_NUM		12
541.1Sskrll
551.1Sskrll#endif  /* _DT_BINDINGS_RESET_CONTROLLER_MT6795 */
56