1 1.1 skrll /* $NetBSD: mt7629-resets.h,v 1.1.1.1 2020/01/03 14:33:06 skrll Exp $ */ 2 1.1 skrll 3 1.1 skrll /* SPDX-License-Identifier: GPL-2.0 */ 4 1.1 skrll /* 5 1.1 skrll * Copyright (C) 2019 MediaTek Inc. 6 1.1 skrll */ 7 1.1 skrll 8 1.1 skrll #ifndef _DT_BINDINGS_RESET_CONTROLLER_MT7629 9 1.1 skrll #define _DT_BINDINGS_RESET_CONTROLLER_MT7629 10 1.1 skrll 11 1.1 skrll /* INFRACFG resets */ 12 1.1 skrll #define MT7629_INFRA_EMI_MPU_RST 0 13 1.1 skrll #define MT7629_INFRA_UART5_RST 2 14 1.1 skrll #define MT7629_INFRA_CIRQ_EINT_RST 3 15 1.1 skrll #define MT7629_INFRA_APXGPT_RST 4 16 1.1 skrll #define MT7629_INFRA_SCPSYS_RST 5 17 1.1 skrll #define MT7629_INFRA_KP_RST 6 18 1.1 skrll #define MT7629_INFRA_SPI1_RST 7 19 1.1 skrll #define MT7629_INFRA_SPI4_RST 8 20 1.1 skrll #define MT7629_INFRA_SYSTIMER_RST 9 21 1.1 skrll #define MT7629_INFRA_IRRX_RST 10 22 1.1 skrll #define MT7629_INFRA_AO_BUS_RST 16 23 1.1 skrll #define MT7629_INFRA_EMI_RST 32 24 1.1 skrll #define MT7629_INFRA_APMIXED_RST 35 25 1.1 skrll #define MT7629_INFRA_MIPI_RST 36 26 1.1 skrll #define MT7629_INFRA_TRNG_RST 37 27 1.1 skrll #define MT7629_INFRA_SYSCIRQ_RST 38 28 1.1 skrll #define MT7629_INFRA_MIPI_CSI_RST 39 29 1.1 skrll #define MT7629_INFRA_GCE_FAXI_RST 40 30 1.1 skrll #define MT7629_INFRA_I2C_SRAM_RST 41 31 1.1 skrll #define MT7629_INFRA_IOMMU_RST 47 32 1.1 skrll 33 1.1 skrll /* PERICFG resets */ 34 1.1 skrll #define MT7629_PERI_UART0_SW_RST 0 35 1.1 skrll #define MT7629_PERI_UART1_SW_RST 1 36 1.1 skrll #define MT7629_PERI_UART2_SW_RST 2 37 1.1 skrll #define MT7629_PERI_BTIF_SW_RST 6 38 1.1 skrll #define MT7629_PERI_PWN_SW_RST 8 39 1.1 skrll #define MT7629_PERI_DMA_SW_RST 11 40 1.1 skrll #define MT7629_PERI_NFI_SW_RST 14 41 1.1 skrll #define MT7629_PERI_I2C0_SW_RST 22 42 1.1 skrll #define MT7629_PERI_SPI0_SW_RST 33 43 1.1 skrll #define MT7629_PERI_SPI1_SW_RST 34 44 1.1 skrll #define MT7629_PERI_FLASHIF_SW_RST 36 45 1.1 skrll 46 1.1 skrll /* PCIe Subsystem resets */ 47 1.1 skrll #define MT7629_PCIE1_CORE_RST 19 48 1.1 skrll #define MT7629_PCIE1_MMIO_RST 20 49 1.1 skrll #define MT7629_PCIE1_HRST 21 50 1.1 skrll #define MT7629_PCIE1_USER_RST 22 51 1.1 skrll #define MT7629_PCIE1_PIPE_RST 23 52 1.1 skrll #define MT7629_PCIE0_CORE_RST 27 53 1.1 skrll #define MT7629_PCIE0_MMIO_RST 28 54 1.1 skrll #define MT7629_PCIE0_HRST 29 55 1.1 skrll #define MT7629_PCIE0_USER_RST 30 56 1.1 skrll #define MT7629_PCIE0_PIPE_RST 31 57 1.1 skrll 58 1.1 skrll /* SSUSB Subsystem resets */ 59 1.1 skrll #define MT7629_SSUSB_PHY_PWR_RST 3 60 1.1 skrll #define MT7629_SSUSB_MAC_PWR_RST 4 61 1.1 skrll 62 1.1 skrll /* ETH Subsystem resets */ 63 1.1 skrll #define MT7629_ETHSYS_SYS_RST 0 64 1.1 skrll #define MT7629_ETHSYS_MCM_RST 2 65 1.1 skrll #define MT7629_ETHSYS_HSDMA_RST 5 66 1.1 skrll #define MT7629_ETHSYS_FE_RST 6 67 1.1 skrll #define MT7629_ETHSYS_ESW_RST 16 68 1.1 skrll #define MT7629_ETHSYS_GMAC_RST 23 69 1.1 skrll #define MT7629_ETHSYS_EPHY_RST 24 70 1.1 skrll #define MT7629_ETHSYS_CRYPTO_RST 29 71 1.1 skrll #define MT7629_ETHSYS_PPE_RST 31 72 1.1 skrll 73 1.1 skrll #endif /* _DT_BINDINGS_RESET_CONTROLLER_MT7629 */ 74