11.1Sskrll/*	$NetBSD: nuvoton,ma35d1-reset.h,v 1.1.1.1 2026/01/18 05:21:54 skrll Exp $	*/
21.1Sskrll
31.1Sskrll/* SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause) */
41.1Sskrll/*
51.1Sskrll * Copyright (C) 2023 Nuvoton Technologies.
61.1Sskrll * Author: Chi-Fen Li <cfli0@nuvoton.com>
71.1Sskrll *
81.1Sskrll * Device Tree binding constants for MA35D1 reset controller.
91.1Sskrll */
101.1Sskrll
111.1Sskrll#ifndef __DT_BINDINGS_RESET_MA35D1_H
121.1Sskrll#define __DT_BINDINGS_RESET_MA35D1_H
131.1Sskrll
141.1Sskrll#define MA35D1_RESET_CHIP	0
151.1Sskrll#define MA35D1_RESET_CA35CR0	1
161.1Sskrll#define MA35D1_RESET_CA35CR1	2
171.1Sskrll#define MA35D1_RESET_CM4	3
181.1Sskrll#define MA35D1_RESET_PDMA0	4
191.1Sskrll#define MA35D1_RESET_PDMA1	5
201.1Sskrll#define MA35D1_RESET_PDMA2	6
211.1Sskrll#define MA35D1_RESET_PDMA3	7
221.1Sskrll#define MA35D1_RESET_DISP	8
231.1Sskrll#define MA35D1_RESET_VCAP0	9
241.1Sskrll#define MA35D1_RESET_VCAP1	10
251.1Sskrll#define MA35D1_RESET_GFX	11
261.1Sskrll#define MA35D1_RESET_VDEC	12
271.1Sskrll#define MA35D1_RESET_WHC0	13
281.1Sskrll#define MA35D1_RESET_WHC1	14
291.1Sskrll#define MA35D1_RESET_GMAC0	15
301.1Sskrll#define MA35D1_RESET_GMAC1	16
311.1Sskrll#define MA35D1_RESET_HWSEM	17
321.1Sskrll#define MA35D1_RESET_EBI	18
331.1Sskrll#define MA35D1_RESET_HSUSBH0	19
341.1Sskrll#define MA35D1_RESET_HSUSBH1	20
351.1Sskrll#define MA35D1_RESET_HSUSBD	21
361.1Sskrll#define MA35D1_RESET_USBHL	22
371.1Sskrll#define MA35D1_RESET_SDH0	23
381.1Sskrll#define MA35D1_RESET_SDH1	24
391.1Sskrll#define MA35D1_RESET_NAND	25
401.1Sskrll#define MA35D1_RESET_GPIO	26
411.1Sskrll#define MA35D1_RESET_MCTLP	27
421.1Sskrll#define MA35D1_RESET_MCTLC	28
431.1Sskrll#define MA35D1_RESET_DDRPUB	29
441.1Sskrll#define MA35D1_RESET_TMR0	30
451.1Sskrll#define MA35D1_RESET_TMR1	31
461.1Sskrll#define MA35D1_RESET_TMR2	32
471.1Sskrll#define MA35D1_RESET_TMR3	33
481.1Sskrll#define MA35D1_RESET_I2C0	34
491.1Sskrll#define MA35D1_RESET_I2C1	35
501.1Sskrll#define MA35D1_RESET_I2C2	36
511.1Sskrll#define MA35D1_RESET_I2C3	37
521.1Sskrll#define MA35D1_RESET_QSPI0	38
531.1Sskrll#define MA35D1_RESET_SPI0	39
541.1Sskrll#define MA35D1_RESET_SPI1	40
551.1Sskrll#define MA35D1_RESET_SPI2	41
561.1Sskrll#define MA35D1_RESET_UART0	42
571.1Sskrll#define MA35D1_RESET_UART1	43
581.1Sskrll#define MA35D1_RESET_UART2	44
591.1Sskrll#define MA35D1_RESET_UART3	45
601.1Sskrll#define MA35D1_RESET_UART4	46
611.1Sskrll#define MA35D1_RESET_UART5	47
621.1Sskrll#define MA35D1_RESET_UART6	48
631.1Sskrll#define MA35D1_RESET_UART7	49
641.1Sskrll#define MA35D1_RESET_CANFD0	50
651.1Sskrll#define MA35D1_RESET_CANFD1	51
661.1Sskrll#define MA35D1_RESET_EADC0	52
671.1Sskrll#define MA35D1_RESET_I2S0	53
681.1Sskrll#define MA35D1_RESET_SC0	54
691.1Sskrll#define MA35D1_RESET_SC1	55
701.1Sskrll#define MA35D1_RESET_QSPI1	56
711.1Sskrll#define MA35D1_RESET_SPI3	57
721.1Sskrll#define MA35D1_RESET_EPWM0	58
731.1Sskrll#define MA35D1_RESET_EPWM1	59
741.1Sskrll#define MA35D1_RESET_QEI0	60
751.1Sskrll#define MA35D1_RESET_QEI1	61
761.1Sskrll#define MA35D1_RESET_ECAP0	62
771.1Sskrll#define MA35D1_RESET_ECAP1	63
781.1Sskrll#define MA35D1_RESET_CANFD2	64
791.1Sskrll#define MA35D1_RESET_ADC0	65
801.1Sskrll#define MA35D1_RESET_TMR4	66
811.1Sskrll#define MA35D1_RESET_TMR5	67
821.1Sskrll#define MA35D1_RESET_TMR6	68
831.1Sskrll#define MA35D1_RESET_TMR7	69
841.1Sskrll#define MA35D1_RESET_TMR8	70
851.1Sskrll#define MA35D1_RESET_TMR9	71
861.1Sskrll#define MA35D1_RESET_TMR10	72
871.1Sskrll#define MA35D1_RESET_TMR11	73
881.1Sskrll#define MA35D1_RESET_UART8	74
891.1Sskrll#define MA35D1_RESET_UART9	75
901.1Sskrll#define MA35D1_RESET_UART10	76
911.1Sskrll#define MA35D1_RESET_UART11	77
921.1Sskrll#define MA35D1_RESET_UART12	78
931.1Sskrll#define MA35D1_RESET_UART13	79
941.1Sskrll#define MA35D1_RESET_UART14	80
951.1Sskrll#define MA35D1_RESET_UART15	81
961.1Sskrll#define MA35D1_RESET_UART16	82
971.1Sskrll#define MA35D1_RESET_I2S1	83
981.1Sskrll#define MA35D1_RESET_I2C4	84
991.1Sskrll#define MA35D1_RESET_I2C5	85
1001.1Sskrll#define MA35D1_RESET_EPWM2	86
1011.1Sskrll#define MA35D1_RESET_ECAP2	87
1021.1Sskrll#define MA35D1_RESET_QEI2	88
1031.1Sskrll#define MA35D1_RESET_CANFD3	89
1041.1Sskrll#define MA35D1_RESET_KPI	90
1051.1Sskrll#define MA35D1_RESET_GIC	91
1061.1Sskrll#define MA35D1_RESET_SSMCC	92
1071.1Sskrll#define MA35D1_RESET_SSPCC	93
1081.1Sskrll#define MA35D1_RESET_COUNT	94
1091.1Sskrll
1101.1Sskrll#endif
111