aarch64.c revision 1.14 1 1.14 jmcneill /* $NetBSD: aarch64.c,v 1.14 2021/01/16 15:34:37 jmcneill Exp $ */
2 1.1 ryo
3 1.1 ryo /*
4 1.1 ryo * Copyright (c) 2018 Ryo Shimizu <ryo (at) nerv.org>
5 1.1 ryo * All rights reserved.
6 1.1 ryo *
7 1.1 ryo * Redistribution and use in source and binary forms, with or without
8 1.1 ryo * modification, are permitted provided that the following conditions
9 1.1 ryo * are met:
10 1.1 ryo * 1. Redistributions of source code must retain the above copyright
11 1.1 ryo * notice, this list of conditions and the following disclaimer.
12 1.1 ryo * 2. Redistributions in binary form must reproduce the above copyright
13 1.1 ryo * notice, this list of conditions and the following disclaimer in the
14 1.1 ryo * documentation and/or other materials provided with the distribution.
15 1.1 ryo *
16 1.1 ryo * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
17 1.1 ryo * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED
18 1.1 ryo * WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
19 1.1 ryo * DISCLAIMED. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT,
20 1.1 ryo * INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
21 1.1 ryo * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
22 1.1 ryo * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
23 1.1 ryo * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT,
24 1.1 ryo * STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING
25 1.1 ryo * IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
26 1.1 ryo * POSSIBILITY OF SUCH DAMAGE.
27 1.1 ryo */
28 1.1 ryo
29 1.1 ryo #include <sys/cdefs.h>
30 1.1 ryo
31 1.1 ryo #ifndef lint
32 1.14 jmcneill __RCSID("$NetBSD: aarch64.c,v 1.14 2021/01/16 15:34:37 jmcneill Exp $");
33 1.1 ryo #endif /* no lint */
34 1.1 ryo
35 1.1 ryo #include <sys/types.h>
36 1.1 ryo #include <sys/cpuio.h>
37 1.1 ryo #include <sys/sysctl.h>
38 1.1 ryo #include <stdio.h>
39 1.1 ryo #include <stdbool.h>
40 1.1 ryo #include <stdlib.h>
41 1.1 ryo #include <string.h>
42 1.1 ryo #include <inttypes.h>
43 1.1 ryo #include <err.h>
44 1.1 ryo
45 1.1 ryo #include <arm/cputypes.h>
46 1.1 ryo #include <aarch64/armreg.h>
47 1.1 ryo
48 1.1 ryo #include "../cpuctl.h"
49 1.1 ryo
50 1.1 ryo struct cpuidtab {
51 1.1 ryo uint32_t cpu_partnum;
52 1.1 ryo const char *cpu_name;
53 1.1 ryo const char *cpu_class;
54 1.1 ryo const char *cpu_architecture;
55 1.1 ryo };
56 1.1 ryo
57 1.1 ryo struct impltab {
58 1.1 ryo uint32_t impl_id;
59 1.1 ryo const char *impl_name;
60 1.1 ryo };
61 1.1 ryo
62 1.1 ryo struct fieldinfo {
63 1.10 ryo unsigned int flags;
64 1.10 ryo #define FIELDINFO_FLAGS_DEC 0x0001
65 1.10 ryo #define FIELDINFO_FLAGS_4LOG2 0x0002
66 1.10 ryo unsigned char bitpos;
67 1.10 ryo unsigned char bitwidth;
68 1.1 ryo const char *name;
69 1.1 ryo const char * const *info;
70 1.1 ryo };
71 1.1 ryo
72 1.1 ryo
73 1.1 ryo #define CPU_PARTMASK (CPU_ID_IMPLEMENTOR_MASK | CPU_ID_PARTNO_MASK)
74 1.1 ryo const struct cpuidtab cpuids[] = {
75 1.13 ryo { CPU_ID_CORTEXA35R0 & CPU_PARTMASK, "Cortex-A35", "Arm", "v8-A" },
76 1.13 ryo { CPU_ID_CORTEXA53R0 & CPU_PARTMASK, "Cortex-A53", "Arm", "v8-A" },
77 1.13 ryo { CPU_ID_CORTEXA57R0 & CPU_PARTMASK, "Cortex-A57", "Arm", "v8-A" },
78 1.13 ryo { CPU_ID_CORTEXA55R1 & CPU_PARTMASK, "Cortex-A55", "Arm", "v8.2-A+" },
79 1.13 ryo { CPU_ID_CORTEXA65R0 & CPU_PARTMASK, "Cortex-A65", "Arm", "v8.2-A+" },
80 1.13 ryo { CPU_ID_CORTEXA72R0 & CPU_PARTMASK, "Cortex-A72", "Arm", "v8-A" },
81 1.13 ryo { CPU_ID_CORTEXA73R0 & CPU_PARTMASK, "Cortex-A73", "Arm", "v8-A" },
82 1.13 ryo { CPU_ID_CORTEXA75R2 & CPU_PARTMASK, "Cortex-A75", "Arm", "v8.2-A+" },
83 1.13 ryo { CPU_ID_CORTEXA76R3 & CPU_PARTMASK, "Cortex-A76", "Arm", "v8.2-A+" },
84 1.13 ryo { CPU_ID_CORTEXA76AER1 & CPU_PARTMASK, "Cortex-A76AE", "Arm", "v8.2-A+" },
85 1.13 ryo { CPU_ID_CORTEXA77R0 & CPU_PARTMASK, "Cortex-A77", "Arm", "v8.2-A+" },
86 1.13 ryo { CPU_ID_NVIDIADENVER2 & CPU_PARTMASK, "Denver2", "NVIDIA", "v8-A" },
87 1.13 ryo { CPU_ID_EMAG8180 & CPU_PARTMASK, "eMAG", "Ampere", "v8-A" },
88 1.13 ryo { CPU_ID_NEOVERSEE1R1 & CPU_PARTMASK, "Neoverse E1", "Arm", "v8.2-A+" },
89 1.13 ryo { CPU_ID_NEOVERSEN1R3 & CPU_PARTMASK, "Neoverse N1", "Arm", "v8.2-A+" },
90 1.13 ryo { CPU_ID_THUNDERXRX, "ThunderX", "Cavium", "v8-A" },
91 1.13 ryo { CPU_ID_THUNDERX81XXRX, "ThunderX CN81XX", "Cavium", "v8-A" },
92 1.13 ryo { CPU_ID_THUNDERX83XXRX, "ThunderX CN83XX", "Cavium", "v8-A" },
93 1.13 ryo { CPU_ID_THUNDERX2RX, "ThunderX2", "Marvell", "v8.1-A" },
94 1.1 ryo };
95 1.1 ryo
96 1.1 ryo const struct impltab implids[] = {
97 1.1 ryo { CPU_ID_ARM_LTD, "ARM Limited" },
98 1.1 ryo { CPU_ID_BROADCOM, "Broadcom Corporation" },
99 1.1 ryo { CPU_ID_CAVIUM, "Cavium Inc." },
100 1.1 ryo { CPU_ID_DEC, "Digital Equipment Corporation" },
101 1.1 ryo { CPU_ID_INFINEON, "Infineon Technologies AG" },
102 1.1 ryo { CPU_ID_MOTOROLA, "Motorola or Freescale Semiconductor Inc." },
103 1.1 ryo { CPU_ID_NVIDIA, "NVIDIA Corporation" },
104 1.1 ryo { CPU_ID_APM, "Applied Micro Circuits Corporation" },
105 1.1 ryo { CPU_ID_QUALCOMM, "Qualcomm Inc." },
106 1.1 ryo { CPU_ID_SAMSUNG, "SAMSUNG" },
107 1.1 ryo { CPU_ID_TI, "Texas Instruments" },
108 1.1 ryo { CPU_ID_MARVELL, "Marvell International Ltd." },
109 1.1 ryo { CPU_ID_APPLE, "Apple Inc." },
110 1.1 ryo { CPU_ID_FARADAY, "Faraday Technology Corporation" },
111 1.1 ryo { CPU_ID_INTEL, "Intel Corporation" }
112 1.1 ryo };
113 1.1 ryo
114 1.1 ryo /* ID_AA64PFR0_EL1 - AArch64 Processor Feature Register 0 */
115 1.1 ryo struct fieldinfo id_aa64pfr0_fieldinfo[] = {
116 1.1 ryo {
117 1.1 ryo .bitpos = 0, .bitwidth = 4, .name = "EL0",
118 1.1 ryo .info = (const char *[16]) { /* 16=4bit */
119 1.1 ryo [0] = "No EL0",
120 1.1 ryo [1] = "AArch64",
121 1.1 ryo [2] = "AArch64/AArch32"
122 1.1 ryo }
123 1.1 ryo },
124 1.1 ryo {
125 1.1 ryo .bitpos = 4, .bitwidth = 4, .name = "EL1",
126 1.1 ryo .info = (const char *[16]) { /* 16=4bit */
127 1.1 ryo [0] = "No EL1",
128 1.1 ryo [1] = "AArch64",
129 1.1 ryo [2] = "AArch64/AArch32"
130 1.1 ryo }
131 1.1 ryo },
132 1.1 ryo {
133 1.1 ryo .bitpos = 8, .bitwidth = 4, .name = "EL2",
134 1.1 ryo .info = (const char *[16]) { /* 16=4bit */
135 1.1 ryo [0] = "No EL2",
136 1.1 ryo [1] = "AArch64",
137 1.1 ryo [2] = "AArch64/AArch32"
138 1.1 ryo }
139 1.1 ryo },
140 1.1 ryo {
141 1.1 ryo .bitpos = 12, .bitwidth = 4, .name = "EL3",
142 1.1 ryo .info = (const char *[16]) { /* 16=4bit */
143 1.1 ryo [0] = "No EL3",
144 1.1 ryo [1] = "AArch64",
145 1.1 ryo [2] = "AArch64/AArch32"
146 1.1 ryo }
147 1.1 ryo },
148 1.1 ryo {
149 1.1 ryo .bitpos = 16, .bitwidth = 4, .name = "FP",
150 1.1 ryo .info = (const char *[16]) { /* 16=4bit */
151 1.1 ryo [0] = "Floating Point",
152 1.12 jmcneill [1] = "Floating Point including half-precision support",
153 1.1 ryo [15] = "No Floating Point"
154 1.1 ryo }
155 1.1 ryo },
156 1.1 ryo {
157 1.1 ryo .bitpos = 20, .bitwidth = 4, .name = "AdvSIMD",
158 1.1 ryo .info = (const char *[16]) { /* 16=4bit */
159 1.1 ryo [0] = "Advanced SIMD",
160 1.12 jmcneill [1] = "Advanced SIMD including half-precision support",
161 1.1 ryo [15] = "No Advanced SIMD"
162 1.1 ryo }
163 1.1 ryo },
164 1.1 ryo {
165 1.1 ryo .bitpos = 24, .bitwidth = 4, .name = "GIC",
166 1.1 ryo .info = (const char *[16]) { /* 16=4bit */
167 1.14 jmcneill [0] = "GIC CPU interface sysregs not implemented",
168 1.14 jmcneill [1] = "GIC CPU interface sysregs v3.0/4.0 supported",
169 1.14 jmcneill [3] = "GIC CPU interface sysregs v4.1 supported"
170 1.1 ryo }
171 1.1 ryo },
172 1.1 ryo { .bitwidth = 0 } /* end of table */
173 1.1 ryo };
174 1.1 ryo
175 1.8 maxv /* ID_AA64PFR1_EL1 - AArch64 Processor Feature Register 1 */
176 1.8 maxv struct fieldinfo id_aa64pfr1_fieldinfo[] = {
177 1.8 maxv {
178 1.8 maxv .bitpos = 0, .bitwidth = 4, .name = "BT",
179 1.8 maxv .info = (const char *[16]) { /* 16=4bit */
180 1.8 maxv [0] = "Branch Target Identification not implemented",
181 1.8 maxv [1] = "Branch Target Identification implemented",
182 1.8 maxv }
183 1.8 maxv },
184 1.8 maxv {
185 1.8 maxv .bitpos = 4, .bitwidth = 4, .name = "SSBS",
186 1.8 maxv .info = (const char *[16]) { /* 16=4bit */
187 1.8 maxv [0] = "Speculative Store Bypassing control not implemented",
188 1.8 maxv [1] = "Speculative Store Bypassing control implemented",
189 1.8 maxv [2] = "Speculative Store Bypassing control implemented, plus MSR/MRS"
190 1.8 maxv }
191 1.8 maxv },
192 1.8 maxv {
193 1.8 maxv .bitpos = 8, .bitwidth = 4, .name = "MTE",
194 1.8 maxv .info = (const char *[16]) { /* 16=4bit */
195 1.8 maxv [0] = "Tagged Memory Extension not implemented",
196 1.8 maxv [1] = "Tagged Memory Extension implemented, EL0 only",
197 1.8 maxv [2] = "Tagged Memory Extension implemented"
198 1.8 maxv }
199 1.8 maxv },
200 1.8 maxv {
201 1.8 maxv .bitpos = 12, .bitwidth = 4, .name = "RAS_frac",
202 1.8 maxv .info = (const char *[16]) { /* 16=4bit */
203 1.8 maxv [0] = "Regular RAS",
204 1.8 maxv [1] = "RAS plus registers",
205 1.8 maxv }
206 1.8 maxv },
207 1.8 maxv { .bitwidth = 0 } /* end of table */
208 1.8 maxv };
209 1.8 maxv
210 1.1 ryo /* ID_AA64ISAR0_EL1 - AArch64 Instruction Set Attribute Register 0 */
211 1.1 ryo struct fieldinfo id_aa64isar0_fieldinfo[] = {
212 1.1 ryo {
213 1.1 ryo .bitpos = 4, .bitwidth = 4, .name = "AES",
214 1.1 ryo .info = (const char *[16]) { /* 16=4bit */
215 1.1 ryo [0] = "No AES",
216 1.1 ryo [1] = "AESE/AESD/AESMC/AESIMC",
217 1.1 ryo [2] = "AESE/AESD/AESMC/AESIMC+PMULL/PMULL2"
218 1.1 ryo }
219 1.1 ryo },
220 1.1 ryo {
221 1.1 ryo .bitpos = 8, .bitwidth = 4, .name = "SHA1",
222 1.1 ryo .info = (const char *[16]) { /* 16=4bit */
223 1.1 ryo [0] = "No SHA1",
224 1.1 ryo [1] = "SHA1C/SHA1P/SHA1M/SHA1H/SHA1SU0/SHA1SU1"
225 1.1 ryo }
226 1.1 ryo },
227 1.1 ryo {
228 1.1 ryo .bitpos = 12, .bitwidth = 4, .name = "SHA2",
229 1.1 ryo .info = (const char *[16]) { /* 16=4bit */
230 1.1 ryo [0] = "No SHA2",
231 1.1 ryo [1] = "SHA256H/SHA256H2/SHA256SU0/SHA256U1"
232 1.1 ryo }
233 1.1 ryo },
234 1.1 ryo {
235 1.1 ryo .bitpos = 16, .bitwidth = 4, .name = "CRC32",
236 1.1 ryo .info = (const char *[16]) { /* 16=4bit */
237 1.1 ryo [0] = "No CRC32",
238 1.1 ryo [1] = "CRC32B/CRC32H/CRC32W/CRC32X"
239 1.1 ryo "/CRC32CB/CRC32CH/CRC32CW/CRC32CX"
240 1.1 ryo }
241 1.1 ryo },
242 1.9 riastrad {
243 1.11 riastrad .bitpos = 20, .bitwidth = 4, .name = "Atomic",
244 1.11 riastrad .info = (const char *[16]) { /* 16=4bit */
245 1.11 riastrad [0] = "No Atomic",
246 1.11 riastrad [1] = "LDADD/LDCLR/LDEOR/LDSET/LDSMAX/LDSMIN"
247 1.11 riastrad "/LDUMAX/LDUMIN/CAS/CASP/SWP",
248 1.11 riastrad }
249 1.11 riastrad },
250 1.11 riastrad {
251 1.11 riastrad .bitpos = 28, .bitwidth = 4, .name = "RDM",
252 1.11 riastrad .info = (const char *[16]) { /* 16=4bit */
253 1.11 riastrad [0] = "No RDMA",
254 1.11 riastrad [1] = "SQRDMLAH/SQRDMLSH",
255 1.11 riastrad }
256 1.11 riastrad },
257 1.11 riastrad {
258 1.11 riastrad .bitpos = 32, .bitwidth = 4, .name = "SHA3",
259 1.11 riastrad .info = (const char *[16]) { /* 16=4bit */
260 1.11 riastrad [0] = "No SHA3",
261 1.11 riastrad [1] = "EOR3/RAX1/XAR/BCAX",
262 1.11 riastrad }
263 1.11 riastrad },
264 1.11 riastrad {
265 1.11 riastrad .bitpos = 36, .bitwidth = 4, .name = "SM3",
266 1.11 riastrad .info = (const char *[16]) { /* 16=4bit */
267 1.11 riastrad [0] = "No SM3",
268 1.11 riastrad [1] = "SM3SS1/SM3TT1A/SM3TT1B/SM3TT2A/SM3TT2B"
269 1.11 riastrad "/SM3PARTW1/SM3PARTW2",
270 1.11 riastrad }
271 1.11 riastrad },
272 1.11 riastrad {
273 1.11 riastrad .bitpos = 40, .bitwidth = 4, .name = "SM4",
274 1.11 riastrad .info = (const char *[16]) { /* 16=4bit */
275 1.11 riastrad [0] = "No SM4",
276 1.11 riastrad [1] = "SM4E/SM4EKEY",
277 1.11 riastrad }
278 1.11 riastrad },
279 1.11 riastrad {
280 1.11 riastrad .bitpos = 44, .bitwidth = 4, .name = "DP",
281 1.11 riastrad .info = (const char *[16]) { /* 16=4bit */
282 1.11 riastrad [0] = "No Dot Product",
283 1.11 riastrad [1] = "UDOT/SDOT",
284 1.11 riastrad }
285 1.11 riastrad },
286 1.11 riastrad {
287 1.11 riastrad .bitpos = 48, .bitwidth = 4, .name = "FHM",
288 1.11 riastrad .info = (const char *[16]) { /* 16=4bit */
289 1.11 riastrad [0] = "No FHM",
290 1.11 riastrad [1] = "FMLAL/FMLSL",
291 1.11 riastrad }
292 1.11 riastrad },
293 1.11 riastrad {
294 1.11 riastrad .bitpos = 52, .bitwidth = 4, .name = "TS",
295 1.11 riastrad .info = (const char *[16]) { /* 16=4bit */
296 1.11 riastrad [0] = "No TS",
297 1.11 riastrad [1] = "CFINV/RMIF/SETF16/SETF8",
298 1.11 riastrad [2] = "CFINV/RMIF/SETF16/SETF8/AXFLAG/XAFLAG",
299 1.11 riastrad }
300 1.11 riastrad },
301 1.11 riastrad {
302 1.11 riastrad .bitpos = 56, .bitwidth = 4, .name = "TLBI",
303 1.11 riastrad .info = (const char *[16]) { /* 16=4bit */
304 1.11 riastrad [0] = "No outer shareable and TLB range maintenance"
305 1.11 riastrad " instructions",
306 1.11 riastrad [1] = "Outer shareable TLB maintenance instructions",
307 1.11 riastrad [2] = "Outer shareable and TLB range maintenance"
308 1.11 riastrad " instructions",
309 1.11 riastrad }
310 1.11 riastrad },
311 1.11 riastrad {
312 1.9 riastrad .bitpos = 60, .bitwidth = 4, .name = "RNDR",
313 1.9 riastrad .info = (const char *[16]) { /* 16=4bit */
314 1.9 riastrad [0] = "No RNDR/RNDRRS",
315 1.9 riastrad [1] = "RNDR/RNDRRS",
316 1.9 riastrad },
317 1.9 riastrad },
318 1.1 ryo { .bitwidth = 0 } /* end of table */
319 1.1 ryo };
320 1.1 ryo
321 1.1 ryo /* ID_AA64MMFR0_EL1 - AArch64 Memory Model Feature Register 0 */
322 1.1 ryo struct fieldinfo id_aa64mmfr0_fieldinfo[] = {
323 1.1 ryo {
324 1.1 ryo .bitpos = 0, .bitwidth = 4, .name = "PARange",
325 1.1 ryo .info = (const char *[16]) { /* 16=4bit */
326 1.1 ryo [0] = "32bits/4GB",
327 1.1 ryo [1] = "36bits/64GB",
328 1.1 ryo [2] = "40bits/1TB",
329 1.1 ryo [3] = "42bits/4TB",
330 1.1 ryo [4] = "44bits/16TB",
331 1.1 ryo [5] = "48bits/256TB"
332 1.1 ryo }
333 1.1 ryo },
334 1.1 ryo {
335 1.1 ryo .bitpos = 4, .bitwidth = 4, .name = "ASIDBit",
336 1.1 ryo .info = (const char *[16]) { /* 16=4bit */
337 1.1 ryo [0] = "8bits",
338 1.1 ryo [2] = "16bits"
339 1.1 ryo }
340 1.1 ryo },
341 1.1 ryo {
342 1.1 ryo .bitpos = 8, .bitwidth = 4, .name = "BigEnd",
343 1.1 ryo .info = (const char *[16]) { /* 16=4bit */
344 1.1 ryo [0] = "No mixed-endian",
345 1.1 ryo [1] = "Mixed-endian"
346 1.1 ryo }
347 1.1 ryo },
348 1.1 ryo {
349 1.1 ryo .bitpos = 12, .bitwidth = 4, .name = "SNSMem",
350 1.1 ryo .info = (const char *[16]) { /* 16=4bit */
351 1.1 ryo [0] = "No distinction B/W Secure and Non-secure Memory",
352 1.1 ryo [1] = "Distinction B/W Secure and Non-secure Memory"
353 1.1 ryo }
354 1.1 ryo },
355 1.1 ryo {
356 1.1 ryo .bitpos = 16, .bitwidth = 4, .name = "BigEndEL0",
357 1.1 ryo .info = (const char *[16]) { /* 16=4bit */
358 1.1 ryo [0] = "No mixed-endian at EL0",
359 1.1 ryo [1] = "Mixed-endian at EL0"
360 1.1 ryo }
361 1.1 ryo },
362 1.1 ryo {
363 1.1 ryo .bitpos = 20, .bitwidth = 4, .name = "TGran16",
364 1.1 ryo .info = (const char *[16]) { /* 16=4bit */
365 1.1 ryo [0] = "No 16KB granule",
366 1.1 ryo [1] = "16KB granule"
367 1.1 ryo }
368 1.1 ryo },
369 1.1 ryo {
370 1.1 ryo .bitpos = 24, .bitwidth = 4, .name = "TGran64",
371 1.1 ryo .info = (const char *[16]) { /* 16=4bit */
372 1.2 ryo [0] = "64KB granule",
373 1.2 ryo [15] = "No 64KB granule"
374 1.1 ryo }
375 1.1 ryo },
376 1.1 ryo {
377 1.1 ryo .bitpos = 28, .bitwidth = 4, .name = "TGran4",
378 1.1 ryo .info = (const char *[16]) { /* 16=4bit */
379 1.1 ryo [0] = "4KB granule",
380 1.1 ryo [15] = "No 4KB granule"
381 1.1 ryo }
382 1.1 ryo },
383 1.1 ryo { .bitwidth = 0 } /* end of table */
384 1.1 ryo };
385 1.1 ryo
386 1.8 maxv /* ID_AA64MMFR1_EL1 - AArch64 Memory Model Feature Register 1 */
387 1.8 maxv struct fieldinfo id_aa64mmfr1_fieldinfo[] = {
388 1.8 maxv {
389 1.8 maxv .bitpos = 0, .bitwidth = 4, .name = "HAFDBS",
390 1.8 maxv .info = (const char *[16]) { /* 16=4bit */
391 1.8 maxv [0] = "Access and Dirty flags not supported",
392 1.8 maxv [1] = "Access flag supported",
393 1.8 maxv [2] = "Access and Dirty flags supported",
394 1.8 maxv }
395 1.8 maxv },
396 1.8 maxv {
397 1.8 maxv .bitpos = 4, .bitwidth = 4, .name = "VMIDBits",
398 1.8 maxv .info = (const char *[16]) { /* 16=4bit */
399 1.8 maxv [0] = "8bits",
400 1.8 maxv [2] = "16bits"
401 1.8 maxv }
402 1.8 maxv },
403 1.8 maxv {
404 1.8 maxv .bitpos = 8, .bitwidth = 4, .name = "VH",
405 1.8 maxv .info = (const char *[16]) { /* 16=4bit */
406 1.8 maxv [0] = "Virtualization Host Extensions not supported",
407 1.8 maxv [1] = "Virtualization Host Extensions supported",
408 1.8 maxv }
409 1.8 maxv },
410 1.8 maxv {
411 1.8 maxv .bitpos = 12, .bitwidth = 4, .name = "HPDS",
412 1.8 maxv .info = (const char *[16]) { /* 16=4bit */
413 1.8 maxv [0] = "Disabling of hierarchical controls not supported",
414 1.8 maxv [1] = "Disabling of hierarchical controls supported",
415 1.8 maxv [2] = "Disabling of hierarchical controls supported, plus PTD"
416 1.8 maxv }
417 1.8 maxv },
418 1.8 maxv {
419 1.8 maxv .bitpos = 16, .bitwidth = 4, .name = "LO",
420 1.8 maxv .info = (const char *[16]) { /* 16=4bit */
421 1.8 maxv [0] = "LORegions not supported",
422 1.8 maxv [1] = "LORegions supported"
423 1.8 maxv }
424 1.8 maxv },
425 1.8 maxv {
426 1.8 maxv .bitpos = 20, .bitwidth = 4, .name = "PAN",
427 1.8 maxv .info = (const char *[16]) { /* 16=4bit */
428 1.8 maxv [0] = "PAN not supported",
429 1.8 maxv [1] = "PAN supported",
430 1.8 maxv [2] = "PAN supported, and instructions supported"
431 1.8 maxv }
432 1.8 maxv },
433 1.8 maxv {
434 1.8 maxv .bitpos = 24, .bitwidth = 4, .name = "SpecSEI",
435 1.8 maxv .info = (const char *[16]) { /* 16=4bit */
436 1.8 maxv [0] = "SError interrupt not supported",
437 1.8 maxv [1] = "SError interrupt supported"
438 1.8 maxv }
439 1.8 maxv },
440 1.8 maxv {
441 1.8 maxv .bitpos = 28, .bitwidth = 4, .name = "XNX",
442 1.8 maxv .info = (const char *[16]) { /* 16=4bit */
443 1.8 maxv [0] = "Distinction between EL0 and EL1 XN control at stage 2 not supported",
444 1.8 maxv [1] = "Distinction between EL0 and EL1 XN control at stage 2 supported"
445 1.8 maxv }
446 1.8 maxv },
447 1.8 maxv { .bitwidth = 0 } /* end of table */
448 1.8 maxv };
449 1.8 maxv
450 1.5 ryo /* ID_AA64DFR0_EL1 - AArch64 Debug Feature Register 0 */
451 1.5 ryo struct fieldinfo id_aa64dfr0_fieldinfo[] = {
452 1.5 ryo {
453 1.5 ryo .bitpos = 0, .bitwidth = 4, .name = "DebugVer",
454 1.5 ryo .info = (const char *[16]) { /* 16=4bit */
455 1.5 ryo [6] = "v8-A debug architecture"
456 1.5 ryo }
457 1.5 ryo },
458 1.5 ryo {
459 1.5 ryo .bitpos = 4, .bitwidth = 4, .name = "TraceVer",
460 1.5 ryo .info = (const char *[16]) { /* 16=4bit */
461 1.5 ryo [0] = "Trace supported",
462 1.5 ryo [1] = "Trace not supported"
463 1.5 ryo }
464 1.5 ryo },
465 1.5 ryo {
466 1.5 ryo .bitpos = 8, .bitwidth = 4, .name = "PMUVer",
467 1.5 ryo .info = (const char *[16]) { /* 16=4bit */
468 1.5 ryo [0] = "No Performance monitor",
469 1.5 ryo [1] = "Performance monitor unit v3"
470 1.5 ryo }
471 1.5 ryo },
472 1.5 ryo { .bitwidth = 0 } /* end of table */
473 1.5 ryo };
474 1.5 ryo
475 1.5 ryo
476 1.1 ryo /* MVFR0_EL1 - Media and VFP Feature Register 0 */
477 1.1 ryo struct fieldinfo mvfr0_fieldinfo[] = {
478 1.1 ryo {
479 1.1 ryo .bitpos = 0, .bitwidth = 4, .name = "SIMDreg",
480 1.1 ryo .info = (const char *[16]) { /* 16=4bit */
481 1.1 ryo [0] = "No SIMD",
482 1.1 ryo [1] = "16x64-bit SIMD",
483 1.1 ryo [2] = "32x64-bit SIMD"
484 1.1 ryo }
485 1.1 ryo },
486 1.1 ryo {
487 1.1 ryo .bitpos = 4, .bitwidth = 4, .name = "FPSP",
488 1.1 ryo .info = (const char *[16]) { /* 16=4bit */
489 1.1 ryo [0] = "No VFP support single precision",
490 1.1 ryo [1] = "VFPv2 support single precision",
491 1.1 ryo [2] = "VFPv2/VFPv3/VFPv4 support single precision"
492 1.1 ryo }
493 1.1 ryo },
494 1.1 ryo {
495 1.1 ryo .bitpos = 8, .bitwidth = 4, .name = "FPDP",
496 1.1 ryo .info = (const char *[16]) { /* 16=4bit */
497 1.1 ryo [0] = "No VFP support double precision",
498 1.1 ryo [1] = "VFPv2 support double precision",
499 1.1 ryo [2] = "VFPv2/VFPv3/VFPv4 support double precision"
500 1.1 ryo }
501 1.1 ryo },
502 1.1 ryo {
503 1.1 ryo .bitpos = 12, .bitwidth = 4, .name = "FPTrap",
504 1.1 ryo .info = (const char *[16]) { /* 16=4bit */
505 1.6 skrll [0] = "No floating point exception trapping support",
506 1.1 ryo [1] = "VFPv2/VFPv3/VFPv4 support exception trapping"
507 1.1 ryo }
508 1.1 ryo },
509 1.1 ryo {
510 1.1 ryo .bitpos = 16, .bitwidth = 4, .name = "FPDivide",
511 1.1 ryo .info = (const char *[16]) { /* 16=4bit */
512 1.1 ryo [0] = "VDIV not supported",
513 1.1 ryo [1] = "VDIV supported"
514 1.1 ryo }
515 1.1 ryo },
516 1.1 ryo {
517 1.1 ryo .bitpos = 20, .bitwidth = 4, .name = "FPSqrt",
518 1.1 ryo .info = (const char *[16]) { /* 16=4bit */
519 1.1 ryo [0] = "VSQRT not supported",
520 1.1 ryo [1] = "VSQRT supported"
521 1.1 ryo }
522 1.1 ryo },
523 1.1 ryo {
524 1.1 ryo .bitpos = 24, .bitwidth = 4, .name = "FPShVec",
525 1.1 ryo .info = (const char *[16]) { /* 16=4bit */
526 1.1 ryo [0] = "Short Vectors not supported",
527 1.1 ryo [1] = "Short Vectors supported"
528 1.1 ryo }
529 1.1 ryo },
530 1.1 ryo {
531 1.1 ryo .bitpos = 28, .bitwidth = 4, .name = "FPRound",
532 1.1 ryo .info = (const char *[16]) { /* 16=4bit */
533 1.1 ryo [0] = "Only Round to Nearest mode",
534 1.1 ryo [1] = "All rounding modes"
535 1.1 ryo }
536 1.1 ryo },
537 1.1 ryo { .bitwidth = 0 } /* end of table */
538 1.1 ryo };
539 1.1 ryo
540 1.1 ryo /* MVFR1_EL1 - Media and VFP Feature Register 1 */
541 1.1 ryo struct fieldinfo mvfr1_fieldinfo[] = {
542 1.1 ryo {
543 1.1 ryo .bitpos = 0, .bitwidth = 4, .name = "FPFtZ",
544 1.1 ryo .info = (const char *[16]) { /* 16=4bit */
545 1.1 ryo [0] = "only the Flush-to-Zero",
546 1.1 ryo [1] = "full Denormalized number arithmetic"
547 1.1 ryo }
548 1.1 ryo },
549 1.1 ryo {
550 1.1 ryo .bitpos = 4, .bitwidth = 4, .name = "FPDNan",
551 1.1 ryo .info = (const char *[16]) { /* 16=4bit */
552 1.1 ryo [0] = "Default NaN",
553 1.1 ryo [1] = "Propagation of NaN"
554 1.1 ryo }
555 1.1 ryo },
556 1.1 ryo {
557 1.1 ryo .bitpos = 8, .bitwidth = 4, .name = "SIMDLS",
558 1.1 ryo .info = (const char *[16]) { /* 16=4bit */
559 1.1 ryo [0] = "No Advanced SIMD Load/Store",
560 1.1 ryo [1] = "Advanced SIMD Load/Store"
561 1.1 ryo }
562 1.1 ryo },
563 1.1 ryo {
564 1.1 ryo .bitpos = 12, .bitwidth = 4, .name = "SIMDInt",
565 1.1 ryo .info = (const char *[16]) { /* 16=4bit */
566 1.1 ryo [0] = "No Advanced SIMD Integer",
567 1.1 ryo [1] = "Advanced SIMD Integer"
568 1.1 ryo }
569 1.1 ryo },
570 1.1 ryo {
571 1.1 ryo .bitpos = 16, .bitwidth = 4, .name = "SIMDSP",
572 1.1 ryo .info = (const char *[16]) { /* 16=4bit */
573 1.1 ryo [0] = "No Advanced SIMD single precision",
574 1.1 ryo [1] = "Advanced SIMD single precision"
575 1.1 ryo }
576 1.1 ryo },
577 1.1 ryo {
578 1.1 ryo .bitpos = 20, .bitwidth = 4, .name = "SIMDHP",
579 1.1 ryo .info = (const char *[16]) { /* 16=4bit */
580 1.1 ryo [0] = "No Advanced SIMD half precision",
581 1.1 ryo [1] = "Advanced SIMD half precision"
582 1.1 ryo }
583 1.1 ryo },
584 1.1 ryo {
585 1.1 ryo .bitpos = 24, .bitwidth = 4, .name = "FPHP",
586 1.1 ryo .info = (const char *[16]) { /* 16=4bit */
587 1.1 ryo [0] = "No half precision conversion",
588 1.1 ryo [1] = "half/single precision conversion",
589 1.1 ryo [2] = "half/single/double precision conversion"
590 1.1 ryo }
591 1.1 ryo },
592 1.1 ryo {
593 1.1 ryo .bitpos = 28, .bitwidth = 4, .name = "SIMDFMAC",
594 1.1 ryo .info = (const char *[16]) { /* 16=4bit */
595 1.1 ryo [0] = "No Fused Multiply-Accumulate",
596 1.1 ryo [1] = "Fused Multiply-Accumulate"
597 1.1 ryo }
598 1.1 ryo },
599 1.1 ryo { .bitwidth = 0 } /* end of table */
600 1.1 ryo };
601 1.1 ryo
602 1.1 ryo /* MVFR2_EL1 - Media and VFP Feature Register 2 */
603 1.1 ryo struct fieldinfo mvfr2_fieldinfo[] = {
604 1.1 ryo {
605 1.1 ryo .bitpos = 0, .bitwidth = 4, .name = "SIMDMisc",
606 1.1 ryo .info = (const char *[16]) { /* 16=4bit */
607 1.1 ryo [0] = "No miscellaneous features",
608 1.1 ryo [1] = "Conversion to Integer w/Directed Rounding modes",
609 1.1 ryo [2] = "Conversion to Integer w/Directed Rounding modes"
610 1.1 ryo ", Round to Integral floating point",
611 1.1 ryo [3] = "Conversion to Integer w/Directed Rounding modes"
612 1.1 ryo ", Round to Integral floating point"
613 1.1 ryo ", MaxNum and MinNum"
614 1.1 ryo }
615 1.1 ryo },
616 1.1 ryo {
617 1.1 ryo .bitpos = 4, .bitwidth = 4, .name = "FPMisc",
618 1.1 ryo .info = (const char *[16]) { /* 16=4bit */
619 1.1 ryo [0] = "No miscellaneous features",
620 1.1 ryo [1] = "Floating point selection",
621 1.1 ryo [2] = "Floating point selection"
622 1.1 ryo ", Conversion to Integer w/Directed Rounding modes",
623 1.1 ryo [3] = "Floating point selection"
624 1.1 ryo ", Conversion to Integer w/Directed Rounding modes"
625 1.1 ryo ", Round to Integral floating point",
626 1.1 ryo [4] = "Floating point selection"
627 1.1 ryo ", Conversion to Integer w/Directed Rounding modes"
628 1.1 ryo ", Round to Integral floating point"
629 1.1 ryo ", MaxNum and MinNum"
630 1.1 ryo }
631 1.1 ryo },
632 1.1 ryo { .bitwidth = 0 } /* end of table */
633 1.1 ryo };
634 1.1 ryo
635 1.10 ryo /* CLIDR_EL1 - Cache Level ID Register */
636 1.10 ryo const char * const clidr_cachetype[8] = { /* 8=3bit */
637 1.10 ryo [0] = "None",
638 1.10 ryo [1] = "Instruction cache",
639 1.10 ryo [2] = "Data cache",
640 1.10 ryo [3] = "Instruction and Data cache",
641 1.10 ryo [4] = "Unified cache"
642 1.10 ryo };
643 1.10 ryo
644 1.10 ryo struct fieldinfo clidr_fieldinfo[] = {
645 1.10 ryo {
646 1.10 ryo .bitpos = 0, .bitwidth = 3, .name = "L1",
647 1.10 ryo .info = clidr_cachetype
648 1.10 ryo },
649 1.10 ryo {
650 1.10 ryo .bitpos = 3, .bitwidth = 3, .name = "L2",
651 1.10 ryo .info = clidr_cachetype
652 1.10 ryo },
653 1.10 ryo {
654 1.10 ryo .bitpos = 6, .bitwidth = 3, .name = "L3",
655 1.10 ryo .info = clidr_cachetype
656 1.10 ryo },
657 1.10 ryo {
658 1.10 ryo .bitpos = 9, .bitwidth = 3, .name = "L4",
659 1.10 ryo .info = clidr_cachetype
660 1.10 ryo },
661 1.10 ryo {
662 1.10 ryo .bitpos = 12, .bitwidth = 3, .name = "L5",
663 1.10 ryo .info = clidr_cachetype
664 1.10 ryo },
665 1.10 ryo {
666 1.10 ryo .bitpos = 15, .bitwidth = 3, .name = "L6",
667 1.10 ryo .info = clidr_cachetype
668 1.10 ryo },
669 1.10 ryo {
670 1.10 ryo .bitpos = 18, .bitwidth = 3, .name = "L7",
671 1.10 ryo .info = clidr_cachetype
672 1.10 ryo },
673 1.10 ryo {
674 1.10 ryo .bitpos = 21, .bitwidth = 3, .name = "LoUU",
675 1.10 ryo .flags = FIELDINFO_FLAGS_DEC
676 1.10 ryo },
677 1.10 ryo {
678 1.10 ryo .bitpos = 24, .bitwidth = 3, .name = "LoC",
679 1.10 ryo .flags = FIELDINFO_FLAGS_DEC
680 1.10 ryo },
681 1.10 ryo {
682 1.10 ryo .bitpos = 27, .bitwidth = 3, .name = "LoUIS",
683 1.10 ryo .flags = FIELDINFO_FLAGS_DEC
684 1.10 ryo },
685 1.10 ryo {
686 1.10 ryo .bitpos = 30, .bitwidth = 3, .name = "ICB",
687 1.10 ryo .flags = FIELDINFO_FLAGS_DEC
688 1.10 ryo },
689 1.10 ryo { .bitwidth = 0 } /* end of table */
690 1.10 ryo };
691 1.10 ryo
692 1.10 ryo struct fieldinfo ctr_fieldinfo[] = {
693 1.10 ryo {
694 1.10 ryo .bitpos = 0, .bitwidth = 4, .name = "IminLine",
695 1.10 ryo .flags = FIELDINFO_FLAGS_DEC | FIELDINFO_FLAGS_4LOG2
696 1.10 ryo },
697 1.10 ryo {
698 1.10 ryo .bitpos = 16, .bitwidth = 4, .name = "DminLine",
699 1.10 ryo .flags = FIELDINFO_FLAGS_DEC | FIELDINFO_FLAGS_4LOG2
700 1.10 ryo },
701 1.10 ryo {
702 1.10 ryo .bitpos = 14, .bitwidth = 2, .name = "L1 Icache policy",
703 1.10 ryo .info = (const char *[4]) { /* 4=2bit */
704 1.10 ryo [0] = "VMID aware PIPT (VPIPT)",
705 1.10 ryo [1] = "ASID-tagged VIVT (AIVIVT)",
706 1.10 ryo [2] = "VIPT",
707 1.10 ryo [3] = "PIPT"
708 1.10 ryo },
709 1.10 ryo },
710 1.10 ryo {
711 1.10 ryo .bitpos = 20, .bitwidth = 4, .name = "ERG",
712 1.10 ryo .flags = FIELDINFO_FLAGS_DEC | FIELDINFO_FLAGS_4LOG2
713 1.10 ryo },
714 1.10 ryo {
715 1.10 ryo .bitpos = 24, .bitwidth = 4, .name = "CWG",
716 1.10 ryo .flags = FIELDINFO_FLAGS_DEC | FIELDINFO_FLAGS_4LOG2
717 1.10 ryo },
718 1.10 ryo {
719 1.10 ryo .bitpos = 28, .bitwidth = 1, .name = "DIC",
720 1.10 ryo .flags = FIELDINFO_FLAGS_DEC
721 1.10 ryo },
722 1.10 ryo {
723 1.10 ryo .bitpos = 29, .bitwidth = 1, .name = "IDC",
724 1.10 ryo .flags = FIELDINFO_FLAGS_DEC
725 1.10 ryo },
726 1.10 ryo { .bitwidth = 0 } /* end of table */
727 1.10 ryo };
728 1.10 ryo
729 1.10 ryo
730 1.1 ryo static void
731 1.1 ryo print_fieldinfo(const char *cpuname, const char *setname,
732 1.1 ryo struct fieldinfo *fieldinfo, uint64_t data)
733 1.1 ryo {
734 1.1 ryo uint64_t v;
735 1.1 ryo const char *info;
736 1.10 ryo int i, flags;
737 1.1 ryo
738 1.1 ryo #define WIDTHMASK(w) (0xffffffffffffffffULL >> (64 - (w)))
739 1.1 ryo
740 1.1 ryo for (i = 0; fieldinfo[i].bitwidth != 0; i++) {
741 1.1 ryo v = (data >> fieldinfo[i].bitpos) &
742 1.1 ryo WIDTHMASK(fieldinfo[i].bitwidth);
743 1.1 ryo
744 1.10 ryo flags = fieldinfo[i].flags;
745 1.10 ryo info = NULL;
746 1.10 ryo if (fieldinfo[i].info != NULL)
747 1.10 ryo info = fieldinfo[i].info[v];
748 1.10 ryo
749 1.10 ryo printf("%s: %s: %s: ",
750 1.10 ryo cpuname, setname, fieldinfo[i].name);
751 1.10 ryo
752 1.10 ryo if (info == NULL) {
753 1.10 ryo if (flags & FIELDINFO_FLAGS_4LOG2)
754 1.10 ryo v = 4 * (1 << v);
755 1.10 ryo if (flags & FIELDINFO_FLAGS_DEC)
756 1.10 ryo printf("%"PRIu64"\n", v);
757 1.10 ryo else
758 1.10 ryo printf("0x%"PRIx64"\n", v);
759 1.10 ryo } else {
760 1.10 ryo printf("%s\n", info);
761 1.10 ryo }
762 1.1 ryo }
763 1.1 ryo }
764 1.1 ryo
765 1.1 ryo /* MIDR_EL1 - Main ID Register */
766 1.1 ryo static void
767 1.1 ryo identify_midr(const char *cpuname, uint32_t cpuid)
768 1.1 ryo {
769 1.1 ryo unsigned int i;
770 1.1 ryo uint32_t implid, cpupart, variant, revision;
771 1.1 ryo const char *implementer = NULL;
772 1.1 ryo static char implbuf[128];
773 1.1 ryo
774 1.1 ryo implid = cpuid & CPU_ID_IMPLEMENTOR_MASK;
775 1.1 ryo cpupart = cpuid & CPU_PARTMASK;
776 1.1 ryo variant = __SHIFTOUT(cpuid, CPU_ID_VARIANT_MASK);
777 1.1 ryo revision = __SHIFTOUT(cpuid, CPU_ID_REVISION_MASK);
778 1.1 ryo
779 1.1 ryo for (i = 0; i < __arraycount(implids); i++) {
780 1.1 ryo if (implid == implids[i].impl_id) {
781 1.1 ryo implementer = implids[i].impl_name;
782 1.1 ryo }
783 1.1 ryo }
784 1.1 ryo if (implementer == NULL) {
785 1.1 ryo snprintf(implbuf, sizeof(implbuf), "unknown implementer: 0x%02x",
786 1.1 ryo implid >> 24);
787 1.1 ryo implementer = implbuf;
788 1.1 ryo }
789 1.1 ryo
790 1.1 ryo for (i = 0; i < __arraycount(cpuids); i++) {
791 1.1 ryo if (cpupart == cpuids[i].cpu_partnum) {
792 1.1 ryo printf("%s: %s, %s r%dp%d (%s %s core)\n",
793 1.1 ryo cpuname, implementer,
794 1.1 ryo cpuids[i].cpu_name, variant, revision,
795 1.1 ryo cpuids[i].cpu_class,
796 1.1 ryo cpuids[i].cpu_architecture);
797 1.1 ryo return;
798 1.1 ryo }
799 1.1 ryo }
800 1.1 ryo printf("%s: unknown CPU ID: 0x%08x\n", cpuname, cpuid);
801 1.1 ryo }
802 1.1 ryo
803 1.1 ryo /* REVIDR_EL1 - Revision ID Register */
804 1.1 ryo static void
805 1.1 ryo identify_revidr(const char *cpuname, uint32_t revidr)
806 1.1 ryo {
807 1.1 ryo printf("%s: revision: 0x%08x\n", cpuname, revidr);
808 1.1 ryo }
809 1.1 ryo
810 1.1 ryo /* MPIDR_EL1 - Multiprocessor Affinity Register */
811 1.1 ryo static void
812 1.1 ryo identify_mpidr(const char *cpuname, uint32_t mpidr)
813 1.1 ryo {
814 1.1 ryo const char *setname = "multiprocessor affinity";
815 1.1 ryo
816 1.1 ryo printf("%s: %s: Affinity-Level: %"PRIu64"-%"PRIu64"-%"PRIu64"-%"PRIu64"\n",
817 1.1 ryo cpuname, setname,
818 1.1 ryo __SHIFTOUT(mpidr, MPIDR_AFF3),
819 1.1 ryo __SHIFTOUT(mpidr, MPIDR_AFF2),
820 1.1 ryo __SHIFTOUT(mpidr, MPIDR_AFF1),
821 1.1 ryo __SHIFTOUT(mpidr, MPIDR_AFF0));
822 1.1 ryo
823 1.1 ryo if ((mpidr & MPIDR_U) == 0)
824 1.1 ryo printf("%s: %s: Multiprocessor system\n", cpuname, setname);
825 1.1 ryo else
826 1.1 ryo printf("%s: %s: Uniprocessor system\n", cpuname, setname);
827 1.1 ryo
828 1.1 ryo if ((mpidr & MPIDR_MT) == 0)
829 1.1 ryo printf("%s: %s: Core Independent\n", cpuname, setname);
830 1.1 ryo else
831 1.1 ryo printf("%s: %s: Multi-Threading\n", cpuname, setname);
832 1.1 ryo
833 1.1 ryo }
834 1.1 ryo
835 1.5 ryo /* AA64DFR0 - Debug feature register 0 */
836 1.5 ryo static void
837 1.5 ryo identify_dfr0(const char *cpuname, uint64_t dfr0)
838 1.5 ryo {
839 1.5 ryo const char *setname = "debug feature 0";
840 1.5 ryo
841 1.5 ryo printf("%s: %s: CTX_CMPs: %lu context-aware breakpoints\n",
842 1.5 ryo cpuname, setname, __SHIFTOUT(dfr0, ID_AA64DFR0_EL1_CTX_CMPS) + 1);
843 1.5 ryo printf("%s: %s: WRPs: %lu watchpoints\n",
844 1.5 ryo cpuname, setname, __SHIFTOUT(dfr0, ID_AA64DFR0_EL1_WRPS) + 1);
845 1.5 ryo printf("%s: %s: BRPs: %lu breakpoints\n",
846 1.5 ryo cpuname, setname, __SHIFTOUT(dfr0, ID_AA64DFR0_EL1_BRPS) + 1);
847 1.5 ryo print_fieldinfo(cpuname, setname,
848 1.5 ryo id_aa64dfr0_fieldinfo, dfr0);
849 1.5 ryo }
850 1.5 ryo
851 1.1 ryo void
852 1.1 ryo identifycpu(int fd, const char *cpuname)
853 1.1 ryo {
854 1.3 mrg char path[128];
855 1.1 ryo size_t len;
856 1.5 ryo #define SYSCTL_CPU_ID_MAXSIZE 64
857 1.5 ryo uint64_t sysctlbuf[SYSCTL_CPU_ID_MAXSIZE];
858 1.5 ryo struct aarch64_sysctl_cpu_id *id =
859 1.5 ryo (struct aarch64_sysctl_cpu_id *)sysctlbuf;
860 1.1 ryo
861 1.3 mrg snprintf(path, sizeof path, "machdep.%s.cpu_id", cpuname);
862 1.5 ryo len = sizeof(sysctlbuf);
863 1.10 ryo memset(sysctlbuf, 0, len);
864 1.5 ryo if (sysctlbyname(path, id, &len, 0, 0) == -1)
865 1.3 mrg err(1, "couldn't get %s", path);
866 1.5 ryo if (len != sizeof(struct aarch64_sysctl_cpu_id))
867 1.5 ryo fprintf(stderr, "Warning: kernel version bumped?\n");
868 1.5 ryo
869 1.5 ryo if (verbose) {
870 1.5 ryo printf("%s: MIDR_EL1: 0x%08"PRIx64"\n",
871 1.5 ryo cpuname, id->ac_midr);
872 1.5 ryo printf("%s: MPIDR_EL1: 0x%016"PRIx64"\n",
873 1.5 ryo cpuname, id->ac_mpidr);
874 1.5 ryo printf("%s: ID_AA64DFR0_EL1: 0x%016"PRIx64"\n",
875 1.5 ryo cpuname, id->ac_aa64dfr0);
876 1.5 ryo printf("%s: ID_AA64DFR1_EL1: 0x%016"PRIx64"\n",
877 1.5 ryo cpuname, id->ac_aa64dfr1);
878 1.5 ryo printf("%s: ID_AA64ISAR0_EL1: 0x%016"PRIx64"\n",
879 1.5 ryo cpuname, id->ac_aa64isar0);
880 1.5 ryo printf("%s: ID_AA64ISAR1_EL1: 0x%016"PRIx64"\n",
881 1.5 ryo cpuname, id->ac_aa64isar1);
882 1.5 ryo printf("%s: ID_AA64MMFR0_EL1: 0x%016"PRIx64"\n",
883 1.5 ryo cpuname, id->ac_aa64mmfr0);
884 1.5 ryo printf("%s: ID_AA64MMFR1_EL1: 0x%016"PRIx64"\n",
885 1.5 ryo cpuname, id->ac_aa64mmfr1);
886 1.5 ryo printf("%s: ID_AA64MMFR2_EL1: 0x%016"PRIx64"\n",
887 1.5 ryo cpuname, id->ac_aa64mmfr2);
888 1.5 ryo printf("%s: ID_AA64PFR0_EL1: 0x%08"PRIx64"\n",
889 1.5 ryo cpuname, id->ac_aa64pfr0);
890 1.5 ryo printf("%s: ID_AA64PFR1_EL1: 0x%08"PRIx64"\n",
891 1.5 ryo cpuname, id->ac_aa64pfr1);
892 1.5 ryo printf("%s: ID_AA64ZFR0_EL1: 0x%016"PRIx64"\n",
893 1.5 ryo cpuname, id->ac_aa64zfr0);
894 1.5 ryo printf("%s: MVFR0_EL1: 0x%08"PRIx32"\n",
895 1.5 ryo cpuname, id->ac_mvfr0);
896 1.5 ryo printf("%s: MVFR1_EL1: 0x%08"PRIx32"\n",
897 1.5 ryo cpuname, id->ac_mvfr1);
898 1.5 ryo printf("%s: MVFR2_EL1: 0x%08"PRIx32"\n",
899 1.5 ryo cpuname, id->ac_mvfr2);
900 1.10 ryo printf("%s: CLIDR_EL1: 0x%016"PRIx64"\n",
901 1.10 ryo cpuname, id->ac_clidr);
902 1.10 ryo printf("%s: CTR_EL0: 0x%016"PRIx64"\n",
903 1.10 ryo cpuname, id->ac_ctr);
904 1.5 ryo }
905 1.3 mrg
906 1.5 ryo identify_midr(cpuname, id->ac_midr);
907 1.5 ryo identify_revidr(cpuname, id->ac_revidr);
908 1.5 ryo identify_mpidr(cpuname, id->ac_mpidr);
909 1.3 mrg print_fieldinfo(cpuname, "isa features 0",
910 1.5 ryo id_aa64isar0_fieldinfo, id->ac_aa64isar0);
911 1.3 mrg print_fieldinfo(cpuname, "memory model 0",
912 1.5 ryo id_aa64mmfr0_fieldinfo, id->ac_aa64mmfr0);
913 1.8 maxv print_fieldinfo(cpuname, "memory model 1",
914 1.8 maxv id_aa64mmfr1_fieldinfo, id->ac_aa64mmfr1);
915 1.3 mrg print_fieldinfo(cpuname, "processor feature 0",
916 1.5 ryo id_aa64pfr0_fieldinfo, id->ac_aa64pfr0);
917 1.8 maxv print_fieldinfo(cpuname, "processor feature 1",
918 1.8 maxv id_aa64pfr1_fieldinfo, id->ac_aa64pfr1);
919 1.5 ryo identify_dfr0(cpuname, id->ac_aa64dfr0);
920 1.3 mrg
921 1.3 mrg print_fieldinfo(cpuname, "media and VFP features 0",
922 1.5 ryo mvfr0_fieldinfo, id->ac_mvfr0);
923 1.3 mrg print_fieldinfo(cpuname, "media and VFP features 1",
924 1.5 ryo mvfr1_fieldinfo, id->ac_mvfr1);
925 1.3 mrg print_fieldinfo(cpuname, "media and VFP features 2",
926 1.5 ryo mvfr2_fieldinfo, id->ac_mvfr2);
927 1.10 ryo
928 1.10 ryo if (len <= offsetof(struct aarch64_sysctl_cpu_id, ac_clidr))
929 1.10 ryo return;
930 1.10 ryo print_fieldinfo(cpuname, "cache level",
931 1.10 ryo clidr_fieldinfo, id->ac_clidr);
932 1.10 ryo print_fieldinfo(cpuname, "cache type",
933 1.10 ryo ctr_fieldinfo, id->ac_ctr);
934 1.1 ryo }
935 1.1 ryo
936 1.1 ryo bool
937 1.1 ryo identifycpu_bind(void)
938 1.1 ryo {
939 1.3 mrg return false;
940 1.1 ryo }
941 1.1 ryo
942 1.1 ryo int
943 1.1 ryo ucodeupdate_check(int fd, struct cpu_ucode *uc)
944 1.1 ryo {
945 1.1 ryo return 0;
946 1.1 ryo }
947