Home | History | Annotate | Line # | Download | only in arch
aarch64.c revision 1.2.4.1
      1  1.2.4.1  christos /*	$NetBSD: aarch64.c,v 1.2.4.1 2019/06/10 22:10:29 christos Exp $	*/
      2      1.1       ryo 
      3      1.1       ryo /*
      4      1.1       ryo  * Copyright (c) 2018 Ryo Shimizu <ryo (at) nerv.org>
      5      1.1       ryo  * All rights reserved.
      6      1.1       ryo  *
      7      1.1       ryo  * Redistribution and use in source and binary forms, with or without
      8      1.1       ryo  * modification, are permitted provided that the following conditions
      9      1.1       ryo  * are met:
     10      1.1       ryo  * 1. Redistributions of source code must retain the above copyright
     11      1.1       ryo  *    notice, this list of conditions and the following disclaimer.
     12      1.1       ryo  * 2. Redistributions in binary form must reproduce the above copyright
     13      1.1       ryo  *    notice, this list of conditions and the following disclaimer in the
     14      1.1       ryo  *    documentation and/or other materials provided with the distribution.
     15      1.1       ryo  *
     16      1.1       ryo  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     17      1.1       ryo  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED
     18      1.1       ryo  * WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
     19      1.1       ryo  * DISCLAIMED.  IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT,
     20      1.1       ryo  * INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
     21      1.1       ryo  * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
     22      1.1       ryo  * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
     23      1.1       ryo  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT,
     24      1.1       ryo  * STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING
     25      1.1       ryo  * IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     26      1.1       ryo  * POSSIBILITY OF SUCH DAMAGE.
     27      1.1       ryo  */
     28      1.1       ryo 
     29      1.1       ryo #include <sys/cdefs.h>
     30      1.1       ryo 
     31      1.1       ryo #ifndef lint
     32  1.2.4.1  christos __RCSID("$NetBSD: aarch64.c,v 1.2.4.1 2019/06/10 22:10:29 christos Exp $");
     33      1.1       ryo #endif /* no lint */
     34      1.1       ryo 
     35      1.1       ryo #include <sys/types.h>
     36      1.1       ryo #include <sys/cpuio.h>
     37      1.1       ryo #include <sys/sysctl.h>
     38      1.1       ryo #include <stdio.h>
     39      1.1       ryo #include <stdbool.h>
     40      1.1       ryo #include <stdlib.h>
     41      1.1       ryo #include <string.h>
     42      1.1       ryo #include <inttypes.h>
     43      1.1       ryo #include <err.h>
     44      1.1       ryo 
     45      1.1       ryo #include <arm/cputypes.h>
     46      1.1       ryo #include <aarch64/armreg.h>
     47      1.1       ryo 
     48      1.1       ryo #include "../cpuctl.h"
     49      1.1       ryo 
     50      1.1       ryo struct cpuidtab {
     51      1.1       ryo 	uint32_t cpu_partnum;
     52      1.1       ryo 	const char *cpu_name;
     53      1.1       ryo 	const char *cpu_class;
     54      1.1       ryo 	const char *cpu_architecture;
     55      1.1       ryo };
     56      1.1       ryo 
     57      1.1       ryo struct impltab {
     58      1.1       ryo 	uint32_t impl_id;
     59      1.1       ryo 	const char *impl_name;
     60      1.1       ryo };
     61      1.1       ryo 
     62      1.1       ryo struct fieldinfo {
     63      1.1       ryo 	int bitpos;
     64      1.1       ryo 	int bitwidth;
     65      1.1       ryo 	const char *name;
     66      1.1       ryo 	const char * const *info;
     67      1.1       ryo };
     68      1.1       ryo 
     69      1.1       ryo 
     70      1.1       ryo #define CPU_PARTMASK	(CPU_ID_IMPLEMENTOR_MASK | CPU_ID_PARTNO_MASK)
     71      1.1       ryo const struct cpuidtab cpuids[] = {
     72      1.1       ryo 	{ CPU_ID_CORTEXA53R0 & CPU_PARTMASK, "Cortex-A53", "Cortex", "V8-A" },
     73      1.1       ryo 	{ CPU_ID_CORTEXA57R0 & CPU_PARTMASK, "Cortex-A57", "Cortex", "V8-A" },
     74      1.1       ryo 	{ CPU_ID_CORTEXA72R0 & CPU_PARTMASK, "Cortex-A72", "Cortex", "V8-A" },
     75      1.1       ryo 	{ CPU_ID_CORTEXA73R0 & CPU_PARTMASK, "Cortex-A73", "Cortex", "V8-A" },
     76      1.1       ryo 	{ CPU_ID_CORTEXA55R1 & CPU_PARTMASK, "Cortex-A55", "Cortex", "V8.2-A" },
     77  1.2.4.1  christos 	{ CPU_ID_CORTEXA75R2 & CPU_PARTMASK, "Cortex-A75", "Cortex", "V8.2-A" },
     78  1.2.4.1  christos 	{ CPU_ID_CORTEXA76R3 & CPU_PARTMASK, "Cortex-A76", "Cortex", "V8.2-A" },
     79  1.2.4.1  christos 	{ CPU_ID_THUNDERXRX, "Cavium ThunderX", "Cavium", "V8-A" },
     80  1.2.4.1  christos 	{ CPU_ID_THUNDERX81XXRX, "Cavium ThunderX CN81XX", "Cavium", "V8-A" },
     81  1.2.4.1  christos 	{ CPU_ID_THUNDERX83XXRX, "Cavium ThunderX CN83XX", "Cavium", "V8-A" },
     82  1.2.4.1  christos 	{ CPU_ID_THUNDERX2RX, "Cavium ThunderX2", "Cavium", "V8.1-A" },
     83      1.1       ryo };
     84      1.1       ryo 
     85      1.1       ryo const struct impltab implids[] = {
     86      1.1       ryo 	{ CPU_ID_ARM_LTD,	"ARM Limited"				},
     87      1.1       ryo 	{ CPU_ID_BROADCOM,	"Broadcom Corporation"			},
     88      1.1       ryo 	{ CPU_ID_CAVIUM,	"Cavium Inc."				},
     89      1.1       ryo 	{ CPU_ID_DEC,		"Digital Equipment Corporation"		},
     90      1.1       ryo 	{ CPU_ID_INFINEON,	"Infineon Technologies AG"		},
     91      1.1       ryo 	{ CPU_ID_MOTOROLA,	"Motorola or Freescale Semiconductor Inc." },
     92      1.1       ryo 	{ CPU_ID_NVIDIA,	"NVIDIA Corporation"			},
     93      1.1       ryo 	{ CPU_ID_APM,		"Applied Micro Circuits Corporation"	},
     94      1.1       ryo 	{ CPU_ID_QUALCOMM,	"Qualcomm Inc."				},
     95      1.1       ryo 	{ CPU_ID_SAMSUNG,	"SAMSUNG"				},
     96      1.1       ryo 	{ CPU_ID_TI,		"Texas Instruments"			},
     97      1.1       ryo 	{ CPU_ID_MARVELL,	"Marvell International Ltd."		},
     98      1.1       ryo 	{ CPU_ID_APPLE,		"Apple Inc."				},
     99      1.1       ryo 	{ CPU_ID_FARADAY,	"Faraday Technology Corporation"	},
    100      1.1       ryo 	{ CPU_ID_INTEL,		"Intel Corporation"			}
    101      1.1       ryo };
    102      1.1       ryo 
    103      1.1       ryo /* ID_AA64PFR0_EL1 - AArch64 Processor Feature Register 0 */
    104      1.1       ryo struct fieldinfo id_aa64pfr0_fieldinfo[] = {
    105      1.1       ryo 	{
    106      1.1       ryo 		.bitpos = 0, .bitwidth = 4, .name = "EL0",
    107      1.1       ryo 		.info = (const char *[16]) { /* 16=4bit */
    108      1.1       ryo 			[0] = "No EL0",
    109      1.1       ryo 			[1] = "AArch64",
    110      1.1       ryo 			[2] = "AArch64/AArch32"
    111      1.1       ryo 		}
    112      1.1       ryo 	},
    113      1.1       ryo 	{
    114      1.1       ryo 		.bitpos = 4, .bitwidth = 4, .name = "EL1",
    115      1.1       ryo 		.info = (const char *[16]) { /* 16=4bit */
    116      1.1       ryo 			[0] = "No EL1",
    117      1.1       ryo 			[1] = "AArch64",
    118      1.1       ryo 			[2] = "AArch64/AArch32"
    119      1.1       ryo 		}
    120      1.1       ryo 	},
    121      1.1       ryo 	{
    122      1.1       ryo 		.bitpos = 8, .bitwidth = 4, .name = "EL2",
    123      1.1       ryo 		.info = (const char *[16]) { /* 16=4bit */
    124      1.1       ryo 			[0] = "No EL2",
    125      1.1       ryo 			[1] = "AArch64",
    126      1.1       ryo 			[2] = "AArch64/AArch32"
    127      1.1       ryo 		}
    128      1.1       ryo 	},
    129      1.1       ryo 	{
    130      1.1       ryo 		.bitpos = 12, .bitwidth = 4, .name = "EL3",
    131      1.1       ryo 		.info = (const char *[16]) { /* 16=4bit */
    132      1.1       ryo 			[0] = "No EL3",
    133      1.1       ryo 			[1] = "AArch64",
    134      1.1       ryo 			[2] = "AArch64/AArch32"
    135      1.1       ryo 		}
    136      1.1       ryo 	},
    137      1.1       ryo 	{
    138      1.1       ryo 		.bitpos = 16, .bitwidth = 4, .name = "FP",
    139      1.1       ryo 		.info = (const char *[16]) { /* 16=4bit */
    140      1.1       ryo 			[0] = "Floating Point",
    141      1.1       ryo 			[15] = "No Floating Point"
    142      1.1       ryo 		}
    143      1.1       ryo 	},
    144      1.1       ryo 	{
    145      1.1       ryo 		.bitpos = 20, .bitwidth = 4, .name = "AdvSIMD",
    146      1.1       ryo 		.info = (const char *[16]) { /* 16=4bit */
    147      1.1       ryo 			[0] = "Advanced SIMD",
    148      1.1       ryo 			[15] = "No Advanced SIMD"
    149      1.1       ryo 		}
    150      1.1       ryo 	},
    151      1.1       ryo 	{
    152      1.1       ryo 		.bitpos = 24, .bitwidth = 4, .name = "GIC",
    153      1.1       ryo 		.info = (const char *[16]) { /* 16=4bit */
    154      1.1       ryo 			[0] = "No GIC",
    155      1.1       ryo 			[1] = "GICv3"
    156      1.1       ryo 		}
    157      1.1       ryo 	},
    158      1.1       ryo 	{ .bitwidth = 0 }	/* end of table */
    159      1.1       ryo };
    160      1.1       ryo 
    161      1.1       ryo /* ID_AA64ISAR0_EL1 - AArch64 Instruction Set Attribute Register 0 */
    162      1.1       ryo struct fieldinfo id_aa64isar0_fieldinfo[] = {
    163      1.1       ryo 	{
    164      1.1       ryo 		.bitpos = 4, .bitwidth = 4, .name = "AES",
    165      1.1       ryo 		.info = (const char *[16]) { /* 16=4bit */
    166      1.1       ryo 			[0] = "No AES",
    167      1.1       ryo 			[1] = "AESE/AESD/AESMC/AESIMC",
    168      1.1       ryo 			[2] = "AESE/AESD/AESMC/AESIMC+PMULL/PMULL2"
    169      1.1       ryo 		}
    170      1.1       ryo 	},
    171      1.1       ryo 	{
    172      1.1       ryo 		.bitpos = 8, .bitwidth = 4, .name = "SHA1",
    173      1.1       ryo 		.info = (const char *[16]) { /* 16=4bit */
    174      1.1       ryo 			[0] = "No SHA1",
    175      1.1       ryo 			[1] = "SHA1C/SHA1P/SHA1M/SHA1H/SHA1SU0/SHA1SU1"
    176      1.1       ryo 		}
    177      1.1       ryo 	},
    178      1.1       ryo 	{
    179      1.1       ryo 		.bitpos = 12, .bitwidth = 4, .name = "SHA2",
    180      1.1       ryo 		.info = (const char *[16]) { /* 16=4bit */
    181      1.1       ryo 			[0] = "No SHA2",
    182      1.1       ryo 			[1] = "SHA256H/SHA256H2/SHA256SU0/SHA256U1"
    183      1.1       ryo 		}
    184      1.1       ryo 	},
    185      1.1       ryo 	{
    186      1.1       ryo 		.bitpos = 16, .bitwidth = 4, .name = "CRC32",
    187      1.1       ryo 		.info = (const char *[16]) { /* 16=4bit */
    188      1.1       ryo 			[0] = "No CRC32",
    189      1.1       ryo 			[1] = "CRC32B/CRC32H/CRC32W/CRC32X"
    190      1.1       ryo 			    "/CRC32CB/CRC32CH/CRC32CW/CRC32CX"
    191      1.1       ryo 		}
    192      1.1       ryo 	},
    193      1.1       ryo 	{ .bitwidth = 0 }	/* end of table */
    194      1.1       ryo };
    195      1.1       ryo 
    196      1.1       ryo /* ID_AA64MMFR0_EL1 - AArch64 Memory Model Feature Register 0 */
    197      1.1       ryo struct fieldinfo id_aa64mmfr0_fieldinfo[] = {
    198      1.1       ryo 	{
    199      1.1       ryo 		.bitpos = 0, .bitwidth = 4, .name = "PARange",
    200      1.1       ryo 		.info = (const char *[16]) { /* 16=4bit */
    201      1.1       ryo 			[0] = "32bits/4GB",
    202      1.1       ryo 			[1] = "36bits/64GB",
    203      1.1       ryo 			[2] = "40bits/1TB",
    204      1.1       ryo 			[3] = "42bits/4TB",
    205      1.1       ryo 			[4] = "44bits/16TB",
    206      1.1       ryo 			[5] = "48bits/256TB"
    207      1.1       ryo 		}
    208      1.1       ryo 	},
    209      1.1       ryo 	{
    210      1.1       ryo 		.bitpos = 4, .bitwidth = 4, .name = "ASIDBit",
    211      1.1       ryo 		.info = (const char *[16]) { /* 16=4bit */
    212      1.1       ryo 			[0] = "8bits",
    213      1.1       ryo 			[2] = "16bits"
    214      1.1       ryo 		}
    215      1.1       ryo 	},
    216      1.1       ryo 	{
    217      1.1       ryo 		.bitpos = 8, .bitwidth = 4, .name = "BigEnd",
    218      1.1       ryo 		.info = (const char *[16]) { /* 16=4bit */
    219      1.1       ryo 			[0] = "No mixed-endian",
    220      1.1       ryo 			[1] = "Mixed-endian"
    221      1.1       ryo 		}
    222      1.1       ryo 	},
    223      1.1       ryo 	{
    224      1.1       ryo 		.bitpos = 12, .bitwidth = 4, .name = "SNSMem",
    225      1.1       ryo 		.info = (const char *[16]) { /* 16=4bit */
    226      1.1       ryo 			[0] = "No distinction B/W Secure and Non-secure Memory",
    227      1.1       ryo 			[1] = "Distinction B/W Secure and Non-secure Memory"
    228      1.1       ryo 		}
    229      1.1       ryo 	},
    230      1.1       ryo 	{
    231      1.1       ryo 		.bitpos = 16, .bitwidth = 4, .name = "BigEndEL0",
    232      1.1       ryo 		.info = (const char *[16]) { /* 16=4bit */
    233      1.1       ryo 			[0] = "No mixed-endian at EL0",
    234      1.1       ryo 			[1] = "Mixed-endian at EL0"
    235      1.1       ryo 		}
    236      1.1       ryo 	},
    237      1.1       ryo 	{
    238      1.1       ryo 		.bitpos = 20, .bitwidth = 4, .name = "TGran16",
    239      1.1       ryo 		.info = (const char *[16]) { /* 16=4bit */
    240      1.1       ryo 			[0] = "No 16KB granule",
    241      1.1       ryo 			[1] = "16KB granule"
    242      1.1       ryo 		}
    243      1.1       ryo 	},
    244      1.1       ryo 	{
    245      1.1       ryo 		.bitpos = 24, .bitwidth = 4, .name = "TGran64",
    246      1.1       ryo 		.info = (const char *[16]) { /* 16=4bit */
    247      1.2       ryo 			[0] = "64KB granule",
    248      1.2       ryo 			[15] = "No 64KB granule"
    249      1.1       ryo 		}
    250      1.1       ryo 	},
    251      1.1       ryo 	{
    252      1.1       ryo 		.bitpos = 28, .bitwidth = 4, .name = "TGran4",
    253      1.1       ryo 		.info = (const char *[16]) { /* 16=4bit */
    254      1.1       ryo 			[0] = "4KB granule",
    255      1.1       ryo 			[15] = "No 4KB granule"
    256      1.1       ryo 		}
    257      1.1       ryo 	},
    258      1.1       ryo 	{ .bitwidth = 0 }	/* end of table */
    259      1.1       ryo };
    260      1.1       ryo 
    261  1.2.4.1  christos /* ID_AA64DFR0_EL1 - AArch64 Debug Feature Register 0 */
    262  1.2.4.1  christos struct fieldinfo id_aa64dfr0_fieldinfo[] = {
    263  1.2.4.1  christos 	{
    264  1.2.4.1  christos 		.bitpos = 0, .bitwidth = 4, .name = "DebugVer",
    265  1.2.4.1  christos 		.info = (const char *[16]) { /* 16=4bit */
    266  1.2.4.1  christos 			[6] = "v8-A debug architecture"
    267  1.2.4.1  christos 		}
    268  1.2.4.1  christos 	},
    269  1.2.4.1  christos 	{
    270  1.2.4.1  christos 		.bitpos = 4, .bitwidth = 4, .name = "TraceVer",
    271  1.2.4.1  christos 		.info = (const char *[16]) { /* 16=4bit */
    272  1.2.4.1  christos 			[0] = "Trace supported",
    273  1.2.4.1  christos 			[1] = "Trace not supported"
    274  1.2.4.1  christos 		}
    275  1.2.4.1  christos 	},
    276  1.2.4.1  christos 	{
    277  1.2.4.1  christos 		.bitpos = 8, .bitwidth = 4, .name = "PMUVer",
    278  1.2.4.1  christos 		.info = (const char *[16]) { /* 16=4bit */
    279  1.2.4.1  christos 			[0] = "No Performance monitor",
    280  1.2.4.1  christos 			[1] = "Performance monitor unit v3"
    281  1.2.4.1  christos 		}
    282  1.2.4.1  christos 	},
    283  1.2.4.1  christos 	{ .bitwidth = 0 }	/* end of table */
    284  1.2.4.1  christos };
    285  1.2.4.1  christos 
    286  1.2.4.1  christos 
    287      1.1       ryo /* MVFR0_EL1 - Media and VFP Feature Register 0 */
    288      1.1       ryo struct fieldinfo mvfr0_fieldinfo[] = {
    289      1.1       ryo 	{
    290      1.1       ryo 		.bitpos = 0, .bitwidth = 4, .name = "SIMDreg",
    291      1.1       ryo 		.info = (const char *[16]) { /* 16=4bit */
    292      1.1       ryo 			[0] = "No SIMD",
    293      1.1       ryo 			[1] = "16x64-bit SIMD",
    294      1.1       ryo 			[2] = "32x64-bit SIMD"
    295      1.1       ryo 		}
    296      1.1       ryo 	},
    297      1.1       ryo 	{
    298      1.1       ryo 		.bitpos = 4, .bitwidth = 4, .name = "FPSP",
    299      1.1       ryo 		.info = (const char *[16]) { /* 16=4bit */
    300      1.1       ryo 			[0] = "No VFP support single precision",
    301      1.1       ryo 			[1] = "VFPv2 support single precision",
    302      1.1       ryo 			[2] = "VFPv2/VFPv3/VFPv4 support single precision"
    303      1.1       ryo 		}
    304      1.1       ryo 	},
    305      1.1       ryo 	{
    306      1.1       ryo 		.bitpos = 8, .bitwidth = 4, .name = "FPDP",
    307      1.1       ryo 		.info = (const char *[16]) { /* 16=4bit */
    308      1.1       ryo 			[0] = "No VFP support double precision",
    309      1.1       ryo 			[1] = "VFPv2 support double precision",
    310      1.1       ryo 			[2] = "VFPv2/VFPv3/VFPv4 support double precision"
    311      1.1       ryo 		}
    312      1.1       ryo 	},
    313      1.1       ryo 	{
    314      1.1       ryo 		.bitpos = 12, .bitwidth = 4, .name = "FPTrap",
    315      1.1       ryo 		.info = (const char *[16]) { /* 16=4bit */
    316  1.2.4.1  christos 			[0] = "No floating point exception trapping support",
    317      1.1       ryo 			[1] = "VFPv2/VFPv3/VFPv4 support exception trapping"
    318      1.1       ryo 		}
    319      1.1       ryo 	},
    320      1.1       ryo 	{
    321      1.1       ryo 		.bitpos = 16, .bitwidth = 4, .name = "FPDivide",
    322      1.1       ryo 		.info = (const char *[16]) { /* 16=4bit */
    323      1.1       ryo 			[0] = "VDIV not supported",
    324      1.1       ryo 			[1] = "VDIV supported"
    325      1.1       ryo 		}
    326      1.1       ryo 	},
    327      1.1       ryo 	{
    328      1.1       ryo 		.bitpos = 20, .bitwidth = 4, .name = "FPSqrt",
    329      1.1       ryo 		.info = (const char *[16]) { /* 16=4bit */
    330      1.1       ryo 			[0] = "VSQRT not supported",
    331      1.1       ryo 			[1] = "VSQRT supported"
    332      1.1       ryo 		}
    333      1.1       ryo 	},
    334      1.1       ryo 	{
    335      1.1       ryo 		.bitpos = 24, .bitwidth = 4, .name = "FPShVec",
    336      1.1       ryo 		.info = (const char *[16]) { /* 16=4bit */
    337      1.1       ryo 			[0] = "Short Vectors not supported",
    338      1.1       ryo 			[1] = "Short Vectors supported"
    339      1.1       ryo 		}
    340      1.1       ryo 	},
    341      1.1       ryo 	{
    342      1.1       ryo 		.bitpos = 28, .bitwidth = 4, .name = "FPRound",
    343      1.1       ryo 		.info = (const char *[16]) { /* 16=4bit */
    344      1.1       ryo 			[0] = "Only Round to Nearest mode",
    345      1.1       ryo 			[1] = "All rounding modes"
    346      1.1       ryo 		}
    347      1.1       ryo 	},
    348      1.1       ryo 	{ .bitwidth = 0 }	/* end of table */
    349      1.1       ryo };
    350      1.1       ryo 
    351      1.1       ryo /* MVFR1_EL1 - Media and VFP Feature Register 1 */
    352      1.1       ryo struct fieldinfo mvfr1_fieldinfo[] = {
    353      1.1       ryo 	{
    354      1.1       ryo 		.bitpos = 0, .bitwidth = 4, .name = "FPFtZ",
    355      1.1       ryo 		.info = (const char *[16]) { /* 16=4bit */
    356      1.1       ryo 			[0] = "only the Flush-to-Zero",
    357      1.1       ryo 			[1] = "full Denormalized number arithmetic"
    358      1.1       ryo 		}
    359      1.1       ryo 	},
    360      1.1       ryo 	{
    361      1.1       ryo 		.bitpos = 4, .bitwidth = 4, .name = "FPDNan",
    362      1.1       ryo 		.info = (const char *[16]) { /* 16=4bit */
    363      1.1       ryo 			[0] = "Default NaN",
    364      1.1       ryo 			[1] = "Propagation of NaN"
    365      1.1       ryo 		}
    366      1.1       ryo 	},
    367      1.1       ryo 	{
    368      1.1       ryo 		.bitpos = 8, .bitwidth = 4, .name = "SIMDLS",
    369      1.1       ryo 		.info = (const char *[16]) { /* 16=4bit */
    370      1.1       ryo 			[0] = "No Advanced SIMD Load/Store",
    371      1.1       ryo 			[1] = "Advanced SIMD Load/Store"
    372      1.1       ryo 		}
    373      1.1       ryo 	},
    374      1.1       ryo 	{
    375      1.1       ryo 		.bitpos = 12, .bitwidth = 4, .name = "SIMDInt",
    376      1.1       ryo 		.info = (const char *[16]) { /* 16=4bit */
    377      1.1       ryo 			[0] = "No Advanced SIMD Integer",
    378      1.1       ryo 			[1] = "Advanced SIMD Integer"
    379      1.1       ryo 		}
    380      1.1       ryo 	},
    381      1.1       ryo 	{
    382      1.1       ryo 		.bitpos = 16, .bitwidth = 4, .name = "SIMDSP",
    383      1.1       ryo 		.info = (const char *[16]) { /* 16=4bit */
    384      1.1       ryo 			[0] = "No Advanced SIMD single precision",
    385      1.1       ryo 			[1] = "Advanced SIMD single precision"
    386      1.1       ryo 		}
    387      1.1       ryo 	},
    388      1.1       ryo 	{
    389      1.1       ryo 		.bitpos = 20, .bitwidth = 4, .name = "SIMDHP",
    390      1.1       ryo 		.info = (const char *[16]) { /* 16=4bit */
    391      1.1       ryo 			[0] = "No Advanced SIMD half precision",
    392      1.1       ryo 			[1] = "Advanced SIMD half precision"
    393      1.1       ryo 		}
    394      1.1       ryo 	},
    395      1.1       ryo 	{
    396      1.1       ryo 		.bitpos = 24, .bitwidth = 4, .name = "FPHP",
    397      1.1       ryo 		.info = (const char *[16]) { /* 16=4bit */
    398      1.1       ryo 			[0] = "No half precision conversion",
    399      1.1       ryo 			[1] = "half/single precision conversion",
    400      1.1       ryo 			[2] = "half/single/double precision conversion"
    401      1.1       ryo 		}
    402      1.1       ryo 	},
    403      1.1       ryo 	{
    404      1.1       ryo 		.bitpos = 28, .bitwidth = 4, .name = "SIMDFMAC",
    405      1.1       ryo 		.info = (const char *[16]) { /* 16=4bit */
    406      1.1       ryo 			[0] = "No Fused Multiply-Accumulate",
    407      1.1       ryo 			[1] = "Fused Multiply-Accumulate"
    408      1.1       ryo 		}
    409      1.1       ryo 	},
    410      1.1       ryo 	{ .bitwidth = 0 }	/* end of table */
    411      1.1       ryo };
    412      1.1       ryo 
    413      1.1       ryo /* MVFR2_EL1 - Media and VFP Feature Register 2 */
    414      1.1       ryo struct fieldinfo mvfr2_fieldinfo[] = {
    415      1.1       ryo 	{
    416      1.1       ryo 		.bitpos = 0, .bitwidth = 4, .name = "SIMDMisc",
    417      1.1       ryo 		.info = (const char *[16]) { /* 16=4bit */
    418      1.1       ryo 			[0] = "No miscellaneous features",
    419      1.1       ryo 			[1] = "Conversion to Integer w/Directed Rounding modes",
    420      1.1       ryo 			[2] = "Conversion to Integer w/Directed Rounding modes"
    421      1.1       ryo 			    ", Round to Integral floating point",
    422      1.1       ryo 			[3] = "Conversion to Integer w/Directed Rounding modes"
    423      1.1       ryo 			    ", Round to Integral floating point"
    424      1.1       ryo 			    ", MaxNum and MinNum"
    425      1.1       ryo 		}
    426      1.1       ryo 	},
    427      1.1       ryo 	{
    428      1.1       ryo 		.bitpos = 4, .bitwidth = 4, .name = "FPMisc",
    429      1.1       ryo 		.info = (const char *[16]) { /* 16=4bit */
    430      1.1       ryo 			[0] = "No miscellaneous features",
    431      1.1       ryo 			[1] = "Floating point selection",
    432      1.1       ryo 			[2] = "Floating point selection"
    433      1.1       ryo 			    ", Conversion to Integer w/Directed Rounding modes",
    434      1.1       ryo 			[3] = "Floating point selection"
    435      1.1       ryo 			    ", Conversion to Integer w/Directed Rounding modes"
    436      1.1       ryo 			    ", Round to Integral floating point",
    437      1.1       ryo 			[4] = "Floating point selection"
    438      1.1       ryo 			    ", Conversion to Integer w/Directed Rounding modes"
    439      1.1       ryo 			    ", Round to Integral floating point"
    440      1.1       ryo 			    ", MaxNum and MinNum"
    441      1.1       ryo 		}
    442      1.1       ryo 	},
    443      1.1       ryo 	{ .bitwidth = 0 }	/* end of table */
    444      1.1       ryo };
    445      1.1       ryo 
    446      1.1       ryo static void
    447      1.1       ryo print_fieldinfo(const char *cpuname, const char *setname,
    448      1.1       ryo     struct fieldinfo *fieldinfo, uint64_t data)
    449      1.1       ryo {
    450      1.1       ryo 	uint64_t v;
    451      1.1       ryo 	const char *info;
    452      1.1       ryo 	int i;
    453      1.1       ryo 
    454      1.1       ryo #define WIDTHMASK(w)	(0xffffffffffffffffULL >> (64 - (w)))
    455      1.1       ryo 
    456      1.1       ryo 	for (i = 0; fieldinfo[i].bitwidth != 0; i++) {
    457      1.1       ryo 		v = (data >> fieldinfo[i].bitpos) &
    458      1.1       ryo 		    WIDTHMASK(fieldinfo[i].bitwidth);
    459      1.1       ryo 
    460      1.1       ryo 		info = fieldinfo[i].info[v];
    461      1.1       ryo 		if (info == NULL)
    462      1.1       ryo 			printf("%s: %s: %s: 0x%"PRIx64"\n",
    463      1.1       ryo 			    cpuname, setname, fieldinfo[i].name, v);
    464      1.1       ryo 		else
    465      1.1       ryo 			printf("%s: %s: %s: %s\n",
    466      1.1       ryo 			    cpuname, setname, fieldinfo[i].name, info);
    467      1.1       ryo 	}
    468      1.1       ryo }
    469      1.1       ryo 
    470      1.1       ryo /* MIDR_EL1 - Main ID Register */
    471      1.1       ryo static void
    472      1.1       ryo identify_midr(const char *cpuname, uint32_t cpuid)
    473      1.1       ryo {
    474      1.1       ryo 	unsigned int i;
    475      1.1       ryo 	uint32_t implid, cpupart, variant, revision;
    476      1.1       ryo 	const char *implementer = NULL;
    477      1.1       ryo 	static char implbuf[128];
    478      1.1       ryo 
    479      1.1       ryo 	implid = cpuid & CPU_ID_IMPLEMENTOR_MASK;
    480      1.1       ryo 	cpupart = cpuid & CPU_PARTMASK;
    481      1.1       ryo 	variant = __SHIFTOUT(cpuid, CPU_ID_VARIANT_MASK);
    482      1.1       ryo 	revision = __SHIFTOUT(cpuid, CPU_ID_REVISION_MASK);
    483      1.1       ryo 
    484      1.1       ryo 	for (i = 0; i < __arraycount(implids); i++) {
    485      1.1       ryo 		if (implid == implids[i].impl_id) {
    486      1.1       ryo 			implementer = implids[i].impl_name;
    487      1.1       ryo 		}
    488      1.1       ryo 	}
    489      1.1       ryo 	if (implementer == NULL) {
    490      1.1       ryo 		snprintf(implbuf, sizeof(implbuf), "unknown implementer: 0x%02x",
    491      1.1       ryo 		    implid >> 24);
    492      1.1       ryo 		implementer = implbuf;
    493      1.1       ryo 	}
    494      1.1       ryo 
    495      1.1       ryo 	for (i = 0; i < __arraycount(cpuids); i++) {
    496      1.1       ryo 		if (cpupart == cpuids[i].cpu_partnum) {
    497      1.1       ryo 			printf("%s: %s, %s r%dp%d (%s %s core)\n",
    498      1.1       ryo 			    cpuname, implementer,
    499      1.1       ryo 			    cpuids[i].cpu_name, variant, revision,
    500      1.1       ryo 			    cpuids[i].cpu_class,
    501      1.1       ryo 			    cpuids[i].cpu_architecture);
    502      1.1       ryo 			return;
    503      1.1       ryo 		}
    504      1.1       ryo 	}
    505      1.1       ryo 	printf("%s: unknown CPU ID: 0x%08x\n", cpuname, cpuid);
    506      1.1       ryo }
    507      1.1       ryo 
    508      1.1       ryo /* REVIDR_EL1 - Revision ID Register */
    509      1.1       ryo static void
    510      1.1       ryo identify_revidr(const char *cpuname, uint32_t revidr)
    511      1.1       ryo {
    512      1.1       ryo 	printf("%s: revision: 0x%08x\n", cpuname, revidr);
    513      1.1       ryo }
    514      1.1       ryo 
    515      1.1       ryo /* MPIDR_EL1 - Multiprocessor Affinity Register */
    516      1.1       ryo static void
    517      1.1       ryo identify_mpidr(const char *cpuname, uint32_t mpidr)
    518      1.1       ryo {
    519      1.1       ryo 	const char *setname = "multiprocessor affinity";
    520      1.1       ryo 
    521      1.1       ryo 	printf("%s: %s: Affinity-Level: %"PRIu64"-%"PRIu64"-%"PRIu64"-%"PRIu64"\n",
    522      1.1       ryo 	    cpuname, setname,
    523      1.1       ryo 	    __SHIFTOUT(mpidr, MPIDR_AFF3),
    524      1.1       ryo 	    __SHIFTOUT(mpidr, MPIDR_AFF2),
    525      1.1       ryo 	    __SHIFTOUT(mpidr, MPIDR_AFF1),
    526      1.1       ryo 	    __SHIFTOUT(mpidr, MPIDR_AFF0));
    527      1.1       ryo 
    528      1.1       ryo 	if ((mpidr & MPIDR_U) == 0)
    529      1.1       ryo 		printf("%s: %s: Multiprocessor system\n", cpuname, setname);
    530      1.1       ryo 	else
    531      1.1       ryo 		printf("%s: %s: Uniprocessor system\n", cpuname, setname);
    532      1.1       ryo 
    533      1.1       ryo 	if ((mpidr & MPIDR_MT) == 0)
    534      1.1       ryo 		printf("%s: %s: Core Independent\n", cpuname, setname);
    535      1.1       ryo 	else
    536      1.1       ryo 		printf("%s: %s: Multi-Threading\n", cpuname, setname);
    537      1.1       ryo 
    538      1.1       ryo }
    539      1.1       ryo 
    540  1.2.4.1  christos /* AA64DFR0 - Debug feature register 0 */
    541  1.2.4.1  christos static void
    542  1.2.4.1  christos identify_dfr0(const char *cpuname, uint64_t dfr0)
    543      1.1       ryo {
    544  1.2.4.1  christos 	const char *setname = "debug feature 0";
    545      1.1       ryo 
    546  1.2.4.1  christos 	printf("%s: %s: CTX_CMPs: %lu context-aware breakpoints\n",
    547  1.2.4.1  christos 	    cpuname, setname, __SHIFTOUT(dfr0, ID_AA64DFR0_EL1_CTX_CMPS) + 1);
    548  1.2.4.1  christos 	printf("%s: %s: WRPs: %lu watchpoints\n",
    549  1.2.4.1  christos 	    cpuname, setname, __SHIFTOUT(dfr0, ID_AA64DFR0_EL1_WRPS) + 1);
    550  1.2.4.1  christos 	printf("%s: %s: BRPs: %lu breakpoints\n",
    551  1.2.4.1  christos 	    cpuname, setname, __SHIFTOUT(dfr0, ID_AA64DFR0_EL1_BRPS) + 1);
    552  1.2.4.1  christos 	print_fieldinfo(cpuname, setname,
    553  1.2.4.1  christos 	    id_aa64dfr0_fieldinfo, dfr0);
    554      1.1       ryo }
    555      1.1       ryo 
    556      1.1       ryo void
    557      1.1       ryo identifycpu(int fd, const char *cpuname)
    558      1.1       ryo {
    559  1.2.4.1  christos 	char path[128];
    560      1.1       ryo 	size_t len;
    561  1.2.4.1  christos #define SYSCTL_CPU_ID_MAXSIZE	64
    562  1.2.4.1  christos 	uint64_t sysctlbuf[SYSCTL_CPU_ID_MAXSIZE];
    563  1.2.4.1  christos 	struct aarch64_sysctl_cpu_id *id =
    564  1.2.4.1  christos 	    (struct aarch64_sysctl_cpu_id *)sysctlbuf;
    565  1.2.4.1  christos 
    566  1.2.4.1  christos 	snprintf(path, sizeof path, "machdep.%s.cpu_id", cpuname);
    567  1.2.4.1  christos 	len = sizeof(sysctlbuf);
    568  1.2.4.1  christos 	if (sysctlbyname(path, id, &len, 0, 0) == -1)
    569  1.2.4.1  christos 		err(1, "couldn't get %s", path);
    570  1.2.4.1  christos 	if (len != sizeof(struct aarch64_sysctl_cpu_id))
    571  1.2.4.1  christos 		fprintf(stderr, "Warning: kernel version bumped?\n");
    572  1.2.4.1  christos 
    573  1.2.4.1  christos 	if (verbose) {
    574  1.2.4.1  christos 		printf("%s: MIDR_EL1: 0x%08"PRIx64"\n",
    575  1.2.4.1  christos 		    cpuname, id->ac_midr);
    576  1.2.4.1  christos 		printf("%s: MPIDR_EL1: 0x%016"PRIx64"\n",
    577  1.2.4.1  christos 		    cpuname, id->ac_mpidr);
    578  1.2.4.1  christos 		printf("%s: ID_AA64DFR0_EL1: 0x%016"PRIx64"\n",
    579  1.2.4.1  christos 		    cpuname, id->ac_aa64dfr0);
    580  1.2.4.1  christos 		printf("%s: ID_AA64DFR1_EL1: 0x%016"PRIx64"\n",
    581  1.2.4.1  christos 		    cpuname, id->ac_aa64dfr1);
    582  1.2.4.1  christos 		printf("%s: ID_AA64ISAR0_EL1: 0x%016"PRIx64"\n",
    583  1.2.4.1  christos 		    cpuname, id->ac_aa64isar0);
    584  1.2.4.1  christos 		printf("%s: ID_AA64ISAR1_EL1: 0x%016"PRIx64"\n",
    585  1.2.4.1  christos 		    cpuname, id->ac_aa64isar1);
    586  1.2.4.1  christos 		printf("%s: ID_AA64MMFR0_EL1: 0x%016"PRIx64"\n",
    587  1.2.4.1  christos 		    cpuname, id->ac_aa64mmfr0);
    588  1.2.4.1  christos 		printf("%s: ID_AA64MMFR1_EL1: 0x%016"PRIx64"\n",
    589  1.2.4.1  christos 		    cpuname, id->ac_aa64mmfr1);
    590  1.2.4.1  christos 		printf("%s: ID_AA64MMFR2_EL1: 0x%016"PRIx64"\n",
    591  1.2.4.1  christos 		    cpuname, id->ac_aa64mmfr2);
    592  1.2.4.1  christos 		printf("%s: ID_AA64PFR0_EL1: 0x%08"PRIx64"\n",
    593  1.2.4.1  christos 		    cpuname, id->ac_aa64pfr0);
    594  1.2.4.1  christos 		printf("%s: ID_AA64PFR1_EL1: 0x%08"PRIx64"\n",
    595  1.2.4.1  christos 		    cpuname, id->ac_aa64pfr1);
    596  1.2.4.1  christos 		printf("%s: ID_AA64ZFR0_EL1: 0x%016"PRIx64"\n",
    597  1.2.4.1  christos 		    cpuname, id->ac_aa64zfr0);
    598  1.2.4.1  christos 		printf("%s: MVFR0_EL1: 0x%08"PRIx32"\n",
    599  1.2.4.1  christos 		    cpuname, id->ac_mvfr0);
    600  1.2.4.1  christos 		printf("%s: MVFR1_EL1: 0x%08"PRIx32"\n",
    601  1.2.4.1  christos 		    cpuname, id->ac_mvfr1);
    602  1.2.4.1  christos 		printf("%s: MVFR2_EL1: 0x%08"PRIx32"\n",
    603  1.2.4.1  christos 		    cpuname, id->ac_mvfr2);
    604  1.2.4.1  christos 	}
    605  1.2.4.1  christos 
    606  1.2.4.1  christos 	identify_midr(cpuname, id->ac_midr);
    607  1.2.4.1  christos 	identify_revidr(cpuname, id->ac_revidr);
    608  1.2.4.1  christos 	identify_mpidr(cpuname, id->ac_mpidr);
    609  1.2.4.1  christos 	print_fieldinfo(cpuname, "isa features 0",
    610  1.2.4.1  christos 	    id_aa64isar0_fieldinfo, id->ac_aa64isar0);
    611  1.2.4.1  christos 	print_fieldinfo(cpuname, "memory model 0",
    612  1.2.4.1  christos 	    id_aa64mmfr0_fieldinfo, id->ac_aa64mmfr0);
    613  1.2.4.1  christos 	print_fieldinfo(cpuname, "processor feature 0",
    614  1.2.4.1  christos 	    id_aa64pfr0_fieldinfo, id->ac_aa64pfr0);
    615  1.2.4.1  christos 	identify_dfr0(cpuname, id->ac_aa64dfr0);
    616  1.2.4.1  christos 
    617  1.2.4.1  christos 	print_fieldinfo(cpuname, "media and VFP features 0",
    618  1.2.4.1  christos 	    mvfr0_fieldinfo, id->ac_mvfr0);
    619  1.2.4.1  christos 	print_fieldinfo(cpuname, "media and VFP features 1",
    620  1.2.4.1  christos 	    mvfr1_fieldinfo, id->ac_mvfr1);
    621  1.2.4.1  christos 	print_fieldinfo(cpuname, "media and VFP features 2",
    622  1.2.4.1  christos 	    mvfr2_fieldinfo, id->ac_mvfr2);
    623      1.1       ryo }
    624      1.1       ryo 
    625      1.1       ryo bool
    626      1.1       ryo identifycpu_bind(void)
    627      1.1       ryo {
    628  1.2.4.1  christos 	return false;
    629      1.1       ryo }
    630      1.1       ryo 
    631      1.1       ryo int
    632      1.1       ryo ucodeupdate_check(int fd, struct cpu_ucode *uc)
    633      1.1       ryo {
    634      1.1       ryo 	return 0;
    635      1.1       ryo }
    636