17ec681f3Smrg/*
27ec681f3Smrg * Copyright 2020 Advanced Micro Devices, Inc.
37ec681f3Smrg * Copyright 2020 Valve Corporation
47ec681f3Smrg * All Rights Reserved.
57ec681f3Smrg *
67ec681f3Smrg * Permission is hereby granted, free of charge, to any person obtaining a
77ec681f3Smrg * copy of this software and associated documentation files (the "Software"),
87ec681f3Smrg * to deal in the Software without restriction, including without limitation
97ec681f3Smrg * on the rights to use, copy, modify, merge, publish, distribute, sub
107ec681f3Smrg * license, and/or sell copies of the Software, and to permit persons to whom
117ec681f3Smrg * the Software is furnished to do so, subject to the following conditions:
127ec681f3Smrg *
137ec681f3Smrg * The above copyright notice and this permission notice (including the next
147ec681f3Smrg * paragraph) shall be included in all copies or substantial portions of the
157ec681f3Smrg * Software.
167ec681f3Smrg *
177ec681f3Smrg * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
187ec681f3Smrg * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
197ec681f3Smrg * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
207ec681f3Smrg * THE AUTHOR(S) AND/OR THEIR SUPPLIERS BE LIABLE FOR ANY CLAIM,
217ec681f3Smrg * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
227ec681f3Smrg * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
237ec681f3Smrg * USE OR OTHER DEALINGS IN THE SOFTWARE.
247ec681f3Smrg */
257ec681f3Smrg
267ec681f3Smrg#ifndef AC_RGP_H
277ec681f3Smrg#define AC_RGP_H
287ec681f3Smrg
297ec681f3Smrg#include <stdint.h>
307ec681f3Smrg#include "compiler/shader_enums.h"
317ec681f3Smrg#include "util/list.h"
327ec681f3Smrg#include "util/simple_mtx.h"
337ec681f3Smrg
347ec681f3Smrgstruct radeon_info;
357ec681f3Smrgstruct ac_thread_trace;
367ec681f3Smrgstruct ac_thread_trace_data;
377ec681f3Smrg
387ec681f3Smrgenum rgp_hardware_stages {
397ec681f3Smrg   RGP_HW_STAGE_VS = 0,
407ec681f3Smrg   RGP_HW_STAGE_LS,
417ec681f3Smrg   RGP_HW_STAGE_HS,
427ec681f3Smrg   RGP_HW_STAGE_ES,
437ec681f3Smrg   RGP_HW_STAGE_GS,
447ec681f3Smrg   RGP_HW_STAGE_PS,
457ec681f3Smrg   RGP_HW_STAGE_CS,
467ec681f3Smrg   RGP_HW_STAGE_MAX,
477ec681f3Smrg};
487ec681f3Smrg
497ec681f3Smrgstruct rgp_shader_data {
507ec681f3Smrg   uint64_t hash[2];
517ec681f3Smrg   uint32_t code_size;
527ec681f3Smrg   uint8_t *code;
537ec681f3Smrg   uint32_t vgpr_count;
547ec681f3Smrg   uint32_t sgpr_count;
557ec681f3Smrg   uint32_t scratch_memory_size;
567ec681f3Smrg   uint32_t wavefront_size;
577ec681f3Smrg   uint64_t base_address;
587ec681f3Smrg   uint32_t elf_symbol_offset;
597ec681f3Smrg   uint32_t hw_stage;
607ec681f3Smrg   uint32_t is_combined;
617ec681f3Smrg};
627ec681f3Smrg
637ec681f3Smrgstruct rgp_code_object_record {
647ec681f3Smrg   uint32_t shader_stages_mask;
657ec681f3Smrg   struct rgp_shader_data shader_data[MESA_SHADER_STAGES];
667ec681f3Smrg   uint32_t num_shaders_combined; /* count combined shaders as one count */
677ec681f3Smrg   uint64_t pipeline_hash[2];
687ec681f3Smrg   struct list_head list;
697ec681f3Smrg};
707ec681f3Smrg
717ec681f3Smrgstruct rgp_code_object {
727ec681f3Smrg   uint32_t record_count;
737ec681f3Smrg   struct list_head record;
747ec681f3Smrg   simple_mtx_t lock;
757ec681f3Smrg};
767ec681f3Smrg
777ec681f3Smrgenum rgp_loader_event_type
787ec681f3Smrg{
797ec681f3Smrg   RGP_LOAD_TO_GPU_MEMORY = 0,
807ec681f3Smrg   RGP_UNLOAD_FROM_GPU_MEMORY,
817ec681f3Smrg};
827ec681f3Smrg
837ec681f3Smrgstruct rgp_loader_events_record {
847ec681f3Smrg   uint32_t loader_event_type;
857ec681f3Smrg   uint32_t reserved;
867ec681f3Smrg   uint64_t base_address;
877ec681f3Smrg   uint64_t code_object_hash[2];
887ec681f3Smrg   uint64_t time_stamp;
897ec681f3Smrg   struct list_head list;
907ec681f3Smrg};
917ec681f3Smrg
927ec681f3Smrgstruct rgp_loader_events {
937ec681f3Smrg   uint32_t record_count;
947ec681f3Smrg   struct list_head record;
957ec681f3Smrg   simple_mtx_t lock;
967ec681f3Smrg};
977ec681f3Smrg
987ec681f3Smrgstruct rgp_pso_correlation_record {
997ec681f3Smrg   uint64_t api_pso_hash;
1007ec681f3Smrg   uint64_t pipeline_hash[2];
1017ec681f3Smrg   char api_level_obj_name[64];
1027ec681f3Smrg   struct list_head list;
1037ec681f3Smrg};
1047ec681f3Smrg
1057ec681f3Smrgstruct rgp_pso_correlation {
1067ec681f3Smrg   uint32_t record_count;
1077ec681f3Smrg   struct list_head record;
1087ec681f3Smrg   simple_mtx_t lock;
1097ec681f3Smrg};
1107ec681f3Smrg
1117ec681f3Smrgint
1127ec681f3Smrgac_dump_rgp_capture(struct radeon_info *info,
1137ec681f3Smrg                    struct ac_thread_trace *thread_trace);
1147ec681f3Smrg
1157ec681f3Smrgvoid
1167ec681f3Smrgac_rgp_file_write_elf_object(FILE *output, size_t file_elf_start,
1177ec681f3Smrg                             struct rgp_code_object_record *record,
1187ec681f3Smrg                             uint32_t *written_size, uint32_t flags);
1197ec681f3Smrg
1207ec681f3Smrg#endif
121