radeon_cursor.c revision 51b40f85
1209ff23fSmrg/*
2209ff23fSmrg * Copyright 2000 ATI Technologies Inc., Markham, Ontario, and
3209ff23fSmrg *                VA Linux Systems Inc., Fremont, California.
4209ff23fSmrg *
5209ff23fSmrg * All Rights Reserved.
6209ff23fSmrg *
7209ff23fSmrg * Permission is hereby granted, free of charge, to any person obtaining
8209ff23fSmrg * a copy of this software and associated documentation files (the
9209ff23fSmrg * "Software"), to deal in the Software without restriction, including
10209ff23fSmrg * without limitation on the rights to use, copy, modify, merge,
11209ff23fSmrg * publish, distribute, sublicense, and/or sell copies of the Software,
12209ff23fSmrg * and to permit persons to whom the Software is furnished to do so,
13209ff23fSmrg * subject to the following conditions:
14209ff23fSmrg *
15209ff23fSmrg * The above copyright notice and this permission notice (including the
16209ff23fSmrg * next paragraph) shall be included in all copies or substantial
17209ff23fSmrg * portions of the Software.
18209ff23fSmrg *
19209ff23fSmrg * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
20209ff23fSmrg * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
21209ff23fSmrg * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
22209ff23fSmrg * NON-INFRINGEMENT.  IN NO EVENT SHALL ATI, VA LINUX SYSTEMS AND/OR
23209ff23fSmrg * THEIR SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY,
24209ff23fSmrg * WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
25209ff23fSmrg * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
26209ff23fSmrg * DEALINGS IN THE SOFTWARE.
27209ff23fSmrg */
28209ff23fSmrg
29209ff23fSmrg#ifdef HAVE_CONFIG_H
30209ff23fSmrg#include "config.h"
31209ff23fSmrg#endif
32209ff23fSmrg
33209ff23fSmrg#define RADEONCTRACE(x)
34209ff23fSmrg/*#define RADEONCTRACE(x) RADEONTRACE(x) */
35209ff23fSmrg
36209ff23fSmrg/*
37209ff23fSmrg * Authors:
38209ff23fSmrg *   Kevin E. Martin <martin@xfree86.org>
39209ff23fSmrg *   Rickard E. Faith <faith@valinux.com>
40209ff23fSmrg *
41209ff23fSmrg * References:
42209ff23fSmrg *
43209ff23fSmrg * !!!! FIXME !!!!
44209ff23fSmrg *   RAGE 128 VR/ RAGE 128 GL Register Reference Manual (Technical
45209ff23fSmrg *   Reference Manual P/N RRG-G04100-C Rev. 0.04), ATI Technologies: April
46209ff23fSmrg *   1999.
47209ff23fSmrg *
48209ff23fSmrg *   RAGE 128 Software Development Manual (Technical Reference Manual P/N
49209ff23fSmrg *   SDK-G04000 Rev. 0.01), ATI Technologies: June 1999.
50209ff23fSmrg *
51209ff23fSmrg */
52209ff23fSmrg
53209ff23fSmrg				/* Driver data structures */
54209ff23fSmrg#include "radeon.h"
55209ff23fSmrg#include "radeon_version.h"
56209ff23fSmrg#include "radeon_reg.h"
57209ff23fSmrg#include "radeon_macros.h"
58209ff23fSmrg
59209ff23fSmrg				/* X and server generic header files */
60209ff23fSmrg#include "xf86.h"
61209ff23fSmrg
62209ff23fSmrg#define CURSOR_WIDTH	64
63209ff23fSmrg#define CURSOR_HEIGHT	64
64209ff23fSmrg
65209ff23fSmrg/*
66209ff23fSmrg * The cursor bits are always 32bpp.  On MSBFirst buses,
67209ff23fSmrg * configure byte swapping to swap 32 bit units when writing
68209ff23fSmrg * the cursor image.  Byte swapping must always be returned
69209ff23fSmrg * to its previous value before returning.
70209ff23fSmrg */
71209ff23fSmrg#if X_BYTE_ORDER == X_BIG_ENDIAN
72209ff23fSmrg
73209ff23fSmrg#define CURSOR_SWAPPING_DECL_MMIO   unsigned char *RADEONMMIO = info->MMIO;
74209ff23fSmrg#define CURSOR_SWAPPING_START() \
75209ff23fSmrg  do { \
76486efd68Smrg  if (info->ChipFamily < CHIP_FAMILY_R600) \
77209ff23fSmrg    OUTREG(RADEON_SURFACE_CNTL, \
78209ff23fSmrg	   (info->ModeReg->surface_cntl | \
79209ff23fSmrg	     RADEON_NONSURF_AP0_SWP_32BPP | RADEON_NONSURF_AP1_SWP_32BPP) & \
80209ff23fSmrg	   ~(RADEON_NONSURF_AP0_SWP_16BPP | RADEON_NONSURF_AP1_SWP_16BPP)); \
81209ff23fSmrg  } while (0)
82486efd68Smrg#define CURSOR_SWAPPING_END()	\
83486efd68Smrg  do { \
84486efd68Smrg  if (info->ChipFamily < CHIP_FAMILY_R600) \
85486efd68Smrg      OUTREG(RADEON_SURFACE_CNTL, info->ModeReg->surface_cntl); \
86486efd68Smrg  } while (0)
87209ff23fSmrg#else
88209ff23fSmrg
89209ff23fSmrg#define CURSOR_SWAPPING_DECL_MMIO
90209ff23fSmrg#define CURSOR_SWAPPING_START()
91209ff23fSmrg#define CURSOR_SWAPPING_END()
92209ff23fSmrg
93209ff23fSmrg#endif
94209ff23fSmrg
95209ff23fSmrgstatic void
96209ff23fSmrgavivo_setup_cursor(xf86CrtcPtr crtc, Bool enable)
97209ff23fSmrg{
98209ff23fSmrg    ScrnInfoPtr pScrn = crtc->scrn;
99209ff23fSmrg    RADEONCrtcPrivatePtr radeon_crtc = crtc->driver_private;
100209ff23fSmrg    RADEONInfoPtr  info = RADEONPTR(crtc->scrn);
101209ff23fSmrg    unsigned char     *RADEONMMIO = info->MMIO;
102209ff23fSmrg
103486efd68Smrg    /* always use the same cursor mode even if the cursor is disabled,
104486efd68Smrg     * otherwise you may end up with cursor curruption bands
105486efd68Smrg     */
106486efd68Smrg    OUTREG(AVIVO_D1CUR_CONTROL + radeon_crtc->crtc_offset, (AVIVO_D1CURSOR_MODE_24BPP << AVIVO_D1CURSOR_MODE_SHIFT));
107209ff23fSmrg
108209ff23fSmrg    if (enable) {
109f1bc02b7Smrg	if (info->ChipFamily >= CHIP_FAMILY_RV770) {
110f1bc02b7Smrg	    if (radeon_crtc->crtc_id)
111f1bc02b7Smrg		OUTREG(R700_D2CUR_SURFACE_ADDRESS_HIGH, 0);
112f1bc02b7Smrg	    else
113f1bc02b7Smrg		OUTREG(R700_D1CUR_SURFACE_ADDRESS_HIGH, 0);
114f1bc02b7Smrg	}
115209ff23fSmrg	OUTREG(AVIVO_D1CUR_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
116209ff23fSmrg	       info->fbLocation + radeon_crtc->cursor_offset + pScrn->fbOffset);
117209ff23fSmrg	OUTREG(AVIVO_D1CUR_CONTROL + radeon_crtc->crtc_offset,
118209ff23fSmrg	       AVIVO_D1CURSOR_EN | (AVIVO_D1CURSOR_MODE_24BPP << AVIVO_D1CURSOR_MODE_SHIFT));
119209ff23fSmrg    }
120209ff23fSmrg}
121209ff23fSmrg
122209ff23fSmrgstatic void
123209ff23fSmrgavivo_lock_cursor(xf86CrtcPtr crtc, Bool lock)
124209ff23fSmrg{
125209ff23fSmrg    RADEONCrtcPrivatePtr radeon_crtc = crtc->driver_private;
126209ff23fSmrg    RADEONInfoPtr  info = RADEONPTR(crtc->scrn);
127209ff23fSmrg    unsigned char     *RADEONMMIO = info->MMIO;
128209ff23fSmrg    uint32_t tmp;
129209ff23fSmrg
130209ff23fSmrg    tmp = INREG(AVIVO_D1CUR_UPDATE + radeon_crtc->crtc_offset);
131209ff23fSmrg
132209ff23fSmrg    if (lock)
133209ff23fSmrg	tmp |= AVIVO_D1CURSOR_UPDATE_LOCK;
134209ff23fSmrg    else
135209ff23fSmrg	tmp &= ~AVIVO_D1CURSOR_UPDATE_LOCK;
136209ff23fSmrg
137209ff23fSmrg    OUTREG(AVIVO_D1CUR_UPDATE + radeon_crtc->crtc_offset, tmp);
138209ff23fSmrg}
139209ff23fSmrg
140f1bc02b7Smrgstatic void
141f1bc02b7Smrgevergreen_setup_cursor(xf86CrtcPtr crtc, Bool enable)
142f1bc02b7Smrg{
143f1bc02b7Smrg    ScrnInfoPtr pScrn = crtc->scrn;
144f1bc02b7Smrg    RADEONCrtcPrivatePtr radeon_crtc = crtc->driver_private;
145f1bc02b7Smrg    RADEONInfoPtr  info = RADEONPTR(crtc->scrn);
146f1bc02b7Smrg    unsigned char     *RADEONMMIO = info->MMIO;
147f1bc02b7Smrg
148f1bc02b7Smrg    /* always use the same cursor mode even if the cursor is disabled,
149f1bc02b7Smrg     * otherwise you may end up with cursor curruption bands
150f1bc02b7Smrg     */
151f1bc02b7Smrg    OUTREG(EVERGREEN_CUR_CONTROL + radeon_crtc->crtc_offset,
152f1bc02b7Smrg	   EVERGREEN_CURSOR_MODE(EVERGREEN_CURSOR_24_8_PRE_MULT));
153f1bc02b7Smrg
154f1bc02b7Smrg    if (enable) {
155f1bc02b7Smrg	OUTREG(EVERGREEN_CUR_SURFACE_ADDRESS_HIGH + radeon_crtc->crtc_offset, 0);
156f1bc02b7Smrg	OUTREG(EVERGREEN_CUR_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
157f1bc02b7Smrg	       (info->fbLocation + radeon_crtc->cursor_offset + pScrn->fbOffset)
158f1bc02b7Smrg	       & EVERGREEN_CUR_SURFACE_ADDRESS_MASK);
159f1bc02b7Smrg	OUTREG(EVERGREEN_CUR_CONTROL + radeon_crtc->crtc_offset,
160f1bc02b7Smrg	       EVERGREEN_CURSOR_EN | EVERGREEN_CURSOR_MODE(EVERGREEN_CURSOR_24_8_PRE_MULT));
161f1bc02b7Smrg    }
162f1bc02b7Smrg}
163f1bc02b7Smrg
164f1bc02b7Smrgstatic void
165f1bc02b7Smrgevergreen_lock_cursor(xf86CrtcPtr crtc, Bool lock)
166f1bc02b7Smrg{
167f1bc02b7Smrg    RADEONCrtcPrivatePtr radeon_crtc = crtc->driver_private;
168f1bc02b7Smrg    RADEONInfoPtr  info = RADEONPTR(crtc->scrn);
169f1bc02b7Smrg    unsigned char     *RADEONMMIO = info->MMIO;
170f1bc02b7Smrg    uint32_t tmp;
171f1bc02b7Smrg
172f1bc02b7Smrg    tmp = INREG(EVERGREEN_CUR_UPDATE + radeon_crtc->crtc_offset);
173f1bc02b7Smrg
174f1bc02b7Smrg    if (lock)
175f1bc02b7Smrg	tmp |= EVERGREEN_CURSOR_UPDATE_LOCK;
176f1bc02b7Smrg    else
177f1bc02b7Smrg	tmp &= ~EVERGREEN_CURSOR_UPDATE_LOCK;
178f1bc02b7Smrg
179f1bc02b7Smrg    OUTREG(EVERGREEN_CUR_UPDATE + radeon_crtc->crtc_offset, tmp);
180f1bc02b7Smrg}
181f1bc02b7Smrg
182209ff23fSmrgvoid
183209ff23fSmrgradeon_crtc_show_cursor (xf86CrtcPtr crtc)
184209ff23fSmrg{
185209ff23fSmrg    ScrnInfoPtr pScrn = crtc->scrn;
186209ff23fSmrg    RADEONCrtcPrivatePtr radeon_crtc = crtc->driver_private;
187209ff23fSmrg    int crtc_id = radeon_crtc->crtc_id;
188209ff23fSmrg    RADEONInfoPtr      info       = RADEONPTR(pScrn);
189209ff23fSmrg    unsigned char     *RADEONMMIO = info->MMIO;
190209ff23fSmrg
191f1bc02b7Smrg    if (IS_DCE4_VARIANT) {
192f1bc02b7Smrg	evergreen_lock_cursor(crtc, TRUE);
193f1bc02b7Smrg	evergreen_setup_cursor(crtc, TRUE);
194f1bc02b7Smrg	evergreen_lock_cursor(crtc, FALSE);
195f1bc02b7Smrg    } else if (IS_AVIVO_VARIANT) {
196209ff23fSmrg	avivo_lock_cursor(crtc, TRUE);
197209ff23fSmrg	avivo_setup_cursor(crtc, TRUE);
198209ff23fSmrg	avivo_lock_cursor(crtc, FALSE);
199209ff23fSmrg    } else {
200209ff23fSmrg        switch (crtc_id) {
201209ff23fSmrg        case 0:
202209ff23fSmrg            OUTREG(RADEON_MM_INDEX, RADEON_CRTC_GEN_CNTL);
203209ff23fSmrg	    break;
204209ff23fSmrg        case 1:
205209ff23fSmrg            OUTREG(RADEON_MM_INDEX, RADEON_CRTC2_GEN_CNTL);
206209ff23fSmrg	    break;
207209ff23fSmrg        default:
208209ff23fSmrg            return;
209209ff23fSmrg        }
210209ff23fSmrg
211f1bc02b7Smrg        OUTREGP(RADEON_MM_DATA, RADEON_CRTC_CUR_EN | 2 << 20,
212209ff23fSmrg                ~(RADEON_CRTC_CUR_EN | RADEON_CRTC_CUR_MODE_MASK));
213209ff23fSmrg    }
214209ff23fSmrg}
215209ff23fSmrg
216209ff23fSmrgvoid
217209ff23fSmrgradeon_crtc_hide_cursor (xf86CrtcPtr crtc)
218209ff23fSmrg{
219209ff23fSmrg    ScrnInfoPtr pScrn = crtc->scrn;
220209ff23fSmrg    RADEONCrtcPrivatePtr radeon_crtc = crtc->driver_private;
221209ff23fSmrg    int crtc_id = radeon_crtc->crtc_id;
222209ff23fSmrg    RADEONInfoPtr      info       = RADEONPTR(pScrn);
223209ff23fSmrg    unsigned char     *RADEONMMIO = info->MMIO;
224209ff23fSmrg
225f1bc02b7Smrg    if (IS_DCE4_VARIANT) {
226f1bc02b7Smrg	evergreen_lock_cursor(crtc, TRUE);
227f1bc02b7Smrg	evergreen_setup_cursor(crtc, FALSE);
228f1bc02b7Smrg	evergreen_lock_cursor(crtc, TRUE);
229f1bc02b7Smrg    } else if (IS_AVIVO_VARIANT) {
230209ff23fSmrg	avivo_lock_cursor(crtc, TRUE);
231209ff23fSmrg	avivo_setup_cursor(crtc, FALSE);
232209ff23fSmrg	avivo_lock_cursor(crtc, FALSE);
233209ff23fSmrg    } else {
234209ff23fSmrg	switch(crtc_id) {
235209ff23fSmrg    	case 0:
236209ff23fSmrg            OUTREG(RADEON_MM_INDEX, RADEON_CRTC_GEN_CNTL);
237209ff23fSmrg            break;
238209ff23fSmrg    	case 1:
239209ff23fSmrg	    OUTREG(RADEON_MM_INDEX, RADEON_CRTC2_GEN_CNTL);
240209ff23fSmrg	    break;
241209ff23fSmrg        default:
242209ff23fSmrg	    return;
243209ff23fSmrg        }
244209ff23fSmrg
245209ff23fSmrg        OUTREGP(RADEON_MM_DATA, 0, ~RADEON_CRTC_CUR_EN);
246209ff23fSmrg   }
247209ff23fSmrg}
248209ff23fSmrg
249209ff23fSmrgvoid
250209ff23fSmrgradeon_crtc_set_cursor_position (xf86CrtcPtr crtc, int x, int y)
251209ff23fSmrg{
252209ff23fSmrg    ScrnInfoPtr pScrn = crtc->scrn;
253486efd68Smrg    RADEONEntPtr pRADEONEnt = RADEONEntPriv(pScrn);
254209ff23fSmrg    RADEONCrtcPrivatePtr radeon_crtc = crtc->driver_private;
255209ff23fSmrg    int crtc_id = radeon_crtc->crtc_id;
256209ff23fSmrg    RADEONInfoPtr      info       = RADEONPTR(pScrn);
257209ff23fSmrg    unsigned char     *RADEONMMIO = info->MMIO;
258209ff23fSmrg    int xorigin = 0, yorigin = 0;
259209ff23fSmrg    int stride = 256;
260209ff23fSmrg    DisplayModePtr mode = &crtc->mode;
261209ff23fSmrg
262209ff23fSmrg    if (x < 0)                        xorigin = -x+1;
263209ff23fSmrg    if (y < 0)                        yorigin = -y+1;
264209ff23fSmrg    if (xorigin >= CURSOR_WIDTH)  xorigin = CURSOR_WIDTH - 1;
265209ff23fSmrg    if (yorigin >= CURSOR_HEIGHT) yorigin = CURSOR_HEIGHT - 1;
266209ff23fSmrg
267f1bc02b7Smrg    if (IS_DCE4_VARIANT) {
268f1bc02b7Smrg	/* XXX - does evergreen need a similar hack as below? */
269f1bc02b7Smrg	evergreen_lock_cursor(crtc, TRUE);
270f1bc02b7Smrg	OUTREG(EVERGREEN_CUR_POSITION + radeon_crtc->crtc_offset, ((xorigin ? 0 : x) << 16)
271f1bc02b7Smrg	       | (yorigin ? 0 : y));
272f1bc02b7Smrg	OUTREG(EVERGREEN_CUR_HOT_SPOT + radeon_crtc->crtc_offset, (xorigin << 16) | yorigin);
273f1bc02b7Smrg	OUTREG(EVERGREEN_CUR_SIZE + radeon_crtc->crtc_offset,
274f1bc02b7Smrg	       ((CURSOR_WIDTH - 1) << 16) | (CURSOR_HEIGHT - 1));
275f1bc02b7Smrg	evergreen_lock_cursor(crtc, FALSE);
276f1bc02b7Smrg    } else if (IS_AVIVO_VARIANT) {
277486efd68Smrg	int w = CURSOR_WIDTH;
278486efd68Smrg
279209ff23fSmrg	/* avivo cursor spans the full fb width */
280b7e1c893Smrg	if (crtc->rotatedData == NULL) {
281b7e1c893Smrg	    x += crtc->x;
282b7e1c893Smrg	    y += crtc->y;
283b7e1c893Smrg	}
284486efd68Smrg
285486efd68Smrg	if (pRADEONEnt->Controller[0]->enabled &&
286486efd68Smrg	    pRADEONEnt->Controller[1]->enabled) {
287486efd68Smrg	    int cursor_end, frame_end;
288486efd68Smrg
289486efd68Smrg	    cursor_end = x - xorigin + w;
290486efd68Smrg	    frame_end = crtc->x + mode->CrtcHDisplay;
291486efd68Smrg
292486efd68Smrg	    if (cursor_end >= frame_end) {
293486efd68Smrg		w = w - (cursor_end - frame_end);
294486efd68Smrg		if (!(frame_end & 0x7f))
295486efd68Smrg		    w--;
296486efd68Smrg	    } else {
297486efd68Smrg		if (!(cursor_end & 0x7f))
298486efd68Smrg		    w--;
299486efd68Smrg	    }
300486efd68Smrg	    if (w <= 0)
301486efd68Smrg		w = 1;
302486efd68Smrg	}
303486efd68Smrg
304209ff23fSmrg	avivo_lock_cursor(crtc, TRUE);
305209ff23fSmrg	OUTREG(AVIVO_D1CUR_POSITION + radeon_crtc->crtc_offset, ((xorigin ? 0 : x) << 16)
306209ff23fSmrg	       | (yorigin ? 0 : y));
307209ff23fSmrg	OUTREG(AVIVO_D1CUR_HOT_SPOT + radeon_crtc->crtc_offset, (xorigin << 16) | yorigin);
308486efd68Smrg	OUTREG(AVIVO_D1CUR_SIZE + radeon_crtc->crtc_offset, ((w - 1) << 16) | (CURSOR_HEIGHT - 1));
309209ff23fSmrg	avivo_lock_cursor(crtc, FALSE);
310209ff23fSmrg    } else {
311b7e1c893Smrg	if (mode->Flags & V_DBLSCAN)
312b7e1c893Smrg	    y *= 2;
313b7e1c893Smrg
314209ff23fSmrg	if (crtc_id == 0) {
315209ff23fSmrg	    OUTREG(RADEON_CUR_HORZ_VERT_OFF,  (RADEON_CUR_LOCK
316209ff23fSmrg					       | (xorigin << 16)
317209ff23fSmrg					       | yorigin));
318209ff23fSmrg	    OUTREG(RADEON_CUR_HORZ_VERT_POSN, (RADEON_CUR_LOCK
319209ff23fSmrg					       | ((xorigin ? 0 : x) << 16)
320209ff23fSmrg					       | (yorigin ? 0 : y)));
321209ff23fSmrg	    RADEONCTRACE(("cursor_offset: 0x%x, yorigin: %d, stride: %d, temp %08X\n",
322209ff23fSmrg			  radeon_crtc->cursor_offset + pScrn->fbOffset, yorigin, stride, temp));
323209ff23fSmrg	    OUTREG(RADEON_CUR_OFFSET,
324209ff23fSmrg		   radeon_crtc->cursor_offset + pScrn->fbOffset + yorigin * stride);
325209ff23fSmrg	} else if (crtc_id == 1) {
326209ff23fSmrg	    OUTREG(RADEON_CUR2_HORZ_VERT_OFF,  (RADEON_CUR2_LOCK
327209ff23fSmrg						| (xorigin << 16)
328209ff23fSmrg						| yorigin));
329209ff23fSmrg	    OUTREG(RADEON_CUR2_HORZ_VERT_POSN, (RADEON_CUR2_LOCK
330209ff23fSmrg						| ((xorigin ? 0 : x) << 16)
331209ff23fSmrg						| (yorigin ? 0 : y)));
332209ff23fSmrg	    RADEONCTRACE(("cursor_offset2: 0x%x, yorigin: %d, stride: %d, temp %08X\n",
333209ff23fSmrg			  radeon_crtc->cursor_offset + pScrn->fbOffset, yorigin, stride, temp));
334209ff23fSmrg	    OUTREG(RADEON_CUR2_OFFSET,
335209ff23fSmrg		   radeon_crtc->cursor_offset + pScrn->fbOffset + yorigin * stride);
336209ff23fSmrg	}
337209ff23fSmrg    }
338209ff23fSmrg}
339209ff23fSmrg
340209ff23fSmrgvoid
341209ff23fSmrgradeon_crtc_set_cursor_colors (xf86CrtcPtr crtc, int bg, int fg)
342209ff23fSmrg{
343209ff23fSmrg    ScrnInfoPtr pScrn = crtc->scrn;
344209ff23fSmrg    RADEONCrtcPrivatePtr radeon_crtc = crtc->driver_private;
345209ff23fSmrg    RADEONInfoPtr info = RADEONPTR(pScrn);
34651b40f85Smrg    uint32_t *pixels = (uint32_t *)(pointer)(info->FB + pScrn->fbOffset + radeon_crtc->cursor_offset);
347209ff23fSmrg    int            pixel, i;
348209ff23fSmrg    CURSOR_SWAPPING_DECL_MMIO
349209ff23fSmrg
350209ff23fSmrg    RADEONCTRACE(("RADEONSetCursorColors\n"));
351209ff23fSmrg
352209ff23fSmrg#ifdef ARGB_CURSOR
353209ff23fSmrg    /* Don't recolour cursors set with SetCursorARGB. */
354209ff23fSmrg    if (info->cursor_argb)
355209ff23fSmrg       return;
356209ff23fSmrg#endif
357209ff23fSmrg
358209ff23fSmrg    fg |= 0xff000000;
359209ff23fSmrg    bg |= 0xff000000;
360209ff23fSmrg
361209ff23fSmrg    /* Don't recolour the image if we don't have to. */
362209ff23fSmrg    if (fg == info->cursor_fg && bg == info->cursor_bg)
363209ff23fSmrg       return;
364209ff23fSmrg
365209ff23fSmrg    CURSOR_SWAPPING_START();
366209ff23fSmrg
367209ff23fSmrg    /* Note: We assume that the pixels are either fully opaque or fully
368209ff23fSmrg     * transparent, so we won't premultiply them, and we can just
369209ff23fSmrg     * check for non-zero pixel values; those are either fg or bg
370209ff23fSmrg     */
371209ff23fSmrg    for (i = 0; i < CURSOR_WIDTH * CURSOR_HEIGHT; i++, pixels++)
372209ff23fSmrg       if ((pixel = *pixels))
373209ff23fSmrg           *pixels = (pixel == info->cursor_fg) ? fg : bg;
374209ff23fSmrg
375209ff23fSmrg    CURSOR_SWAPPING_END();
376209ff23fSmrg    info->cursor_fg = fg;
377209ff23fSmrg    info->cursor_bg = bg;
378209ff23fSmrg}
379209ff23fSmrg
380209ff23fSmrg#ifdef ARGB_CURSOR
381209ff23fSmrg
382209ff23fSmrgvoid
383209ff23fSmrgradeon_crtc_load_cursor_argb (xf86CrtcPtr crtc, CARD32 *image)
384209ff23fSmrg{
385209ff23fSmrg    ScrnInfoPtr pScrn = crtc->scrn;
386209ff23fSmrg    RADEONCrtcPrivatePtr radeon_crtc = crtc->driver_private;
387209ff23fSmrg    RADEONInfoPtr  info = RADEONPTR(pScrn);
388209ff23fSmrg    CURSOR_SWAPPING_DECL_MMIO
38951b40f85Smrg    uint32_t *d = (uint32_t *)(pointer)(info->FB + pScrn->fbOffset + radeon_crtc->cursor_offset);
390209ff23fSmrg
391209ff23fSmrg    RADEONCTRACE(("RADEONLoadCursorARGB\n"));
392209ff23fSmrg
393209ff23fSmrg    info->cursor_argb = TRUE;
394209ff23fSmrg
395209ff23fSmrg    CURSOR_SWAPPING_START();
396209ff23fSmrg
397209ff23fSmrg    memcpy (d, image, CURSOR_HEIGHT * CURSOR_WIDTH * 4);
398209ff23fSmrg
399209ff23fSmrg    CURSOR_SWAPPING_END ();
400209ff23fSmrg}
401209ff23fSmrg
402209ff23fSmrg#endif
403209ff23fSmrg
404209ff23fSmrg
405209ff23fSmrg/* Initialize hardware cursor support. */
406209ff23fSmrgBool RADEONCursorInit(ScreenPtr pScreen)
407209ff23fSmrg{
408209ff23fSmrg    ScrnInfoPtr        pScrn   = xf86Screens[pScreen->myNum];
409209ff23fSmrg    RADEONInfoPtr      info    = RADEONPTR(pScrn);
410486efd68Smrg    unsigned char     *RADEONMMIO = info->MMIO;
411209ff23fSmrg    xf86CrtcConfigPtr  xf86_config = XF86_CRTC_CONFIG_PTR(pScrn);
412209ff23fSmrg    int                c;
413209ff23fSmrg
414486efd68Smrg    for (c = 0; c < xf86_config->num_crtc; c++) {
415486efd68Smrg	xf86CrtcPtr crtc = xf86_config->crtc[c];
416486efd68Smrg	RADEONCrtcPrivatePtr radeon_crtc = crtc->driver_private;
417209ff23fSmrg
418486efd68Smrg	if (!info->useEXA) {
419486efd68Smrg	    int size_bytes  = CURSOR_WIDTH * 4 * CURSOR_HEIGHT;
420486efd68Smrg	    int align = IS_AVIVO_VARIANT ? 4096 : 256;
421209ff23fSmrg
422b7e1c893Smrg	    radeon_crtc->cursor_offset =
423f1bc02b7Smrg		radeon_legacy_allocate_memory(pScrn, &radeon_crtc->cursor_mem,
424f1bc02b7Smrg				size_bytes, align, RADEON_GEM_DOMAIN_VRAM);
425b7e1c893Smrg
426b7e1c893Smrg	    if (radeon_crtc->cursor_offset == 0)
427b7e1c893Smrg		return FALSE;
428b7e1c893Smrg
429b7e1c893Smrg	    xf86DrvMsg(pScrn->scrnIndex, X_INFO,
430b7e1c893Smrg		       "Will use %d kb for hardware cursor %d at offset 0x%08x\n",
431b7e1c893Smrg		       (size_bytes * xf86_config->num_crtc) / 1024,
432b7e1c893Smrg		       c,
433b7e1c893Smrg		       (unsigned int)radeon_crtc->cursor_offset);
434209ff23fSmrg	}
435486efd68Smrg	/* set the cursor mode the same on both crtcs to avoid corruption */
436f1bc02b7Smrg	/* XXX check if this is needed on evergreen */
437486efd68Smrg	if (IS_AVIVO_VARIANT)
438486efd68Smrg	    OUTREG(AVIVO_D1CUR_CONTROL + radeon_crtc->crtc_offset,
439486efd68Smrg		   (AVIVO_D1CURSOR_MODE_24BPP << AVIVO_D1CURSOR_MODE_SHIFT));
440209ff23fSmrg    }
441209ff23fSmrg
442209ff23fSmrg    return xf86_cursors_init (pScreen, CURSOR_WIDTH, CURSOR_HEIGHT,
443209ff23fSmrg			      (HARDWARE_CURSOR_TRUECOLOR_AT_8BPP |
444209ff23fSmrg			       HARDWARE_CURSOR_AND_SOURCE_WITH_MASK |
445209ff23fSmrg			       HARDWARE_CURSOR_SOURCE_MASK_INTERLEAVE_1 |
446209ff23fSmrg			       HARDWARE_CURSOR_ARGB));
447209ff23fSmrg}
448