1fa225cbcSrjs/* 2fa225cbcSrjs * Copyright © 2006 Intel Corporation 3fa225cbcSrjs * 4fa225cbcSrjs * Permission is hereby granted, free of charge, to any person obtaining a 5fa225cbcSrjs * copy of this software and associated documentation files (the "Software"), 6fa225cbcSrjs * to deal in the Software without restriction, including without limitation 7fa225cbcSrjs * the rights to use, copy, modify, merge, publish, distribute, sublicense, 8fa225cbcSrjs * and/or sell copies of the Software, and to permit persons to whom the 9fa225cbcSrjs * Software is furnished to do so, subject to the following conditions: 10fa225cbcSrjs * 11fa225cbcSrjs * The above copyright notice and this permission notice (including the next 12fa225cbcSrjs * paragraph) shall be included in all copies or substantial portions of the 13fa225cbcSrjs * Software. 14fa225cbcSrjs * 15fa225cbcSrjs * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 16fa225cbcSrjs * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 17fa225cbcSrjs * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 18fa225cbcSrjs * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER 19fa225cbcSrjs * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, 20fa225cbcSrjs * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE 21fa225cbcSrjs * SOFTWARE. 22fa225cbcSrjs * 23fa225cbcSrjs * Authors: 24fa225cbcSrjs * Eric Anholt <eric@anholt.net> 25fa225cbcSrjs * 26fa225cbcSrjs */ 27fa225cbcSrjs 28fa225cbcSrjs#ifndef CH7017_REG_H 29fa225cbcSrjs#define CH7017_REG_H 30fa225cbcSrjs 31fa225cbcSrjs#define CH7017_TV_DISPLAY_MODE 0x00 32fa225cbcSrjs#define CH7017_FLICKER_FILTER 0x01 33fa225cbcSrjs#define CH7017_VIDEO_BANDWIDTH 0x02 34fa225cbcSrjs#define CH7017_TEXT_ENHANCEMENT 0x03 35fa225cbcSrjs#define CH7017_START_ACTIVE_VIDEO 0x04 36fa225cbcSrjs#define CH7017_HORIZONTAL_POSITION 0x05 37fa225cbcSrjs#define CH7017_VERTICAL_POSITION 0x06 38fa225cbcSrjs#define CH7017_BLACK_LEVEL 0x07 39fa225cbcSrjs#define CH7017_CONTRAST_ENHANCEMENT 0x08 40fa225cbcSrjs#define CH7017_TV_PLL 0x09 41fa225cbcSrjs#define CH7017_TV_PLL_M 0x0a 42fa225cbcSrjs#define CH7017_TV_PLL_N 0x0b 43fa225cbcSrjs#define CH7017_SUB_CARRIER_0 0x0c 44fa225cbcSrjs#define CH7017_CIV_CONTROL 0x10 45fa225cbcSrjs#define CH7017_CIV_0 0x11 46fa225cbcSrjs#define CH7017_CHROMA_BOOST 0x14 47fa225cbcSrjs#define CH7017_CLOCK_MODE 0x1c 48fa225cbcSrjs#define CH7017_INPUT_CLOCK 0x1d 49fa225cbcSrjs#define CH7017_GPIO_CONTROL 0x1e 50fa225cbcSrjs#define CH7017_INPUT_DATA_FORMAT 0x1f 51fa225cbcSrjs#define CH7017_CONNECTION_DETECT 0x20 52fa225cbcSrjs#define CH7017_DAC_CONTROL 0x21 53fa225cbcSrjs#define CH7017_BUFFERED_CLOCK_OUTPUT 0x22 54fa225cbcSrjs#define CH7017_DEFEAT_VSYNC 0x47 55fa225cbcSrjs#define CH7017_TEST_PATTERN 0x48 56fa225cbcSrjs 57fa225cbcSrjs#define CH7017_POWER_MANAGEMENT 0x49 58fa225cbcSrjs/** Enables the TV output path. */ 59fa225cbcSrjs#define CH7017_TV_EN (1 << 0) 60fa225cbcSrjs#define CH7017_DAC0_POWER_DOWN (1 << 1) 61fa225cbcSrjs#define CH7017_DAC1_POWER_DOWN (1 << 2) 62fa225cbcSrjs#define CH7017_DAC2_POWER_DOWN (1 << 3) 63fa225cbcSrjs#define CH7017_DAC3_POWER_DOWN (1 << 4) 64fa225cbcSrjs/** Powers down the TV out block, and DAC0-3 */ 65fa225cbcSrjs#define CH7017_TV_POWER_DOWN_EN (1 << 5) 66fa225cbcSrjs 67fa225cbcSrjs#define CH7017_VERSION_ID 0x4a 68fa225cbcSrjs 69fa225cbcSrjs#define CH7017_DEVICE_ID 0x4b 70fa225cbcSrjs#define CH7017_DEVICE_ID_VALUE 0x1b 71fa225cbcSrjs#define CH7018_DEVICE_ID_VALUE 0x1a 72fa225cbcSrjs#define CH7019_DEVICE_ID_VALUE 0x19 73fa225cbcSrjs 74fa225cbcSrjs#define CH7017_XCLK_D2_ADJUST 0x53 75fa225cbcSrjs#define CH7017_UP_SCALER_COEFF_0 0x55 76fa225cbcSrjs#define CH7017_UP_SCALER_COEFF_1 0x56 77fa225cbcSrjs#define CH7017_UP_SCALER_COEFF_2 0x57 78fa225cbcSrjs#define CH7017_UP_SCALER_COEFF_3 0x58 79fa225cbcSrjs#define CH7017_UP_SCALER_COEFF_4 0x59 80fa225cbcSrjs#define CH7017_UP_SCALER_VERTICAL_INC_0 0x5a 81fa225cbcSrjs#define CH7017_UP_SCALER_VERTICAL_INC_1 0x5b 82fa225cbcSrjs#define CH7017_GPIO_INVERT 0x5c 83fa225cbcSrjs#define CH7017_UP_SCALER_HORIZONTAL_INC_0 0x5d 84fa225cbcSrjs#define CH7017_UP_SCALER_HORIZONTAL_INC_1 0x5e 85fa225cbcSrjs 86fa225cbcSrjs#define CH7017_HORIZONTAL_ACTIVE_PIXEL_INPUT 0x5f 87fa225cbcSrjs/**< Low bits of horizontal active pixel input */ 88fa225cbcSrjs 89fa225cbcSrjs#define CH7017_ACTIVE_INPUT_LINE_OUTPUT 0x60 90fa225cbcSrjs/** High bits of horizontal active pixel input */ 91fa225cbcSrjs#define CH7017_LVDS_HAP_INPUT_MASK (0x7 << 0) 92fa225cbcSrjs/** High bits of vertical active line output */ 93fa225cbcSrjs#define CH7017_LVDS_VAL_HIGH_MASK (0x7 << 3) 94fa225cbcSrjs 95fa225cbcSrjs#define CH7017_VERTICAL_ACTIVE_LINE_OUTPUT 0x61 96fa225cbcSrjs/**< Low bits of vertical active line output */ 97fa225cbcSrjs 98fa225cbcSrjs#define CH7017_HORIZONTAL_ACTIVE_PIXEL_OUTPUT 0x62 99fa225cbcSrjs/**< Low bits of horizontal active pixel output */ 100fa225cbcSrjs 101fa225cbcSrjs#define CH7017_LVDS_POWER_DOWN 0x63 102fa225cbcSrjs/** High bits of horizontal active pixel output */ 103fa225cbcSrjs#define CH7017_LVDS_HAP_HIGH_MASK (0x7 << 0) 104fa225cbcSrjs/** Enables the LVDS power down state transition */ 105fa225cbcSrjs#define CH7017_LVDS_POWER_DOWN_EN (1 << 6) 106fa225cbcSrjs/** Enables the LVDS upscaler */ 107fa225cbcSrjs#define CH7017_LVDS_UPSCALER_EN (1 << 7) 108fa225cbcSrjs#define CH7017_LVDS_POWER_DOWN_DEFAULT_RESERVED 0x08 109fa225cbcSrjs 110fa225cbcSrjs#define CH7017_LVDS_ENCODING 0x64 111fa225cbcSrjs#define CH7017_LVDS_DITHER_2D (1 << 2) 112fa225cbcSrjs#define CH7017_LVDS_DITHER_DIS (1 << 3) 113fa225cbcSrjs#define CH7017_LVDS_DUAL_CHANNEL_EN (1 << 4) 114fa225cbcSrjs#define CH7017_LVDS_24_BIT (1 << 5) 115fa225cbcSrjs 116fa225cbcSrjs#define CH7017_LVDS_ENCODING_2 0x65 117fa225cbcSrjs 118fa225cbcSrjs#define CH7017_LVDS_PLL_CONTROL 0x66 119fa225cbcSrjs/** Enables the LVDS panel output path */ 120fa225cbcSrjs#define CH7017_LVDS_PANEN (1 << 0) 121fa225cbcSrjs/** Enables the LVDS panel backlight */ 122fa225cbcSrjs#define CH7017_LVDS_BKLEN (1 << 3) 123fa225cbcSrjs 124fa225cbcSrjs#define CH7017_POWER_SEQUENCING_T1 0x67 125fa225cbcSrjs#define CH7017_POWER_SEQUENCING_T2 0x68 126fa225cbcSrjs#define CH7017_POWER_SEQUENCING_T3 0x69 127fa225cbcSrjs#define CH7017_POWER_SEQUENCING_T4 0x6a 128fa225cbcSrjs#define CH7017_POWER_SEQUENCING_T5 0x6b 129fa225cbcSrjs#define CH7017_GPIO_DRIVER_TYPE 0x6c 130fa225cbcSrjs#define CH7017_GPIO_DATA 0x6d 131fa225cbcSrjs#define CH7017_GPIO_DIRECTION_CONTROL 0x6e 132fa225cbcSrjs 133fa225cbcSrjs#define CH7017_LVDS_PLL_FEEDBACK_DIV 0x71 134fa225cbcSrjs# define CH7017_LVDS_PLL_FEED_BACK_DIVIDER_SHIFT 4 135fa225cbcSrjs# define CH7017_LVDS_PLL_FEED_FORWARD_DIVIDER_SHIFT 0 136fa225cbcSrjs# define CH7017_LVDS_PLL_FEEDBACK_DEFAULT_RESERVED 0x80 137fa225cbcSrjs 138fa225cbcSrjs#define CH7017_LVDS_PLL_VCO_CONTROL 0x72 139fa225cbcSrjs# define CH7017_LVDS_PLL_VCO_DEFAULT_RESERVED 0x80 140fa225cbcSrjs# define CH7017_LVDS_PLL_VCO_SHIFT 4 141fa225cbcSrjs# define CH7017_LVDS_PLL_POST_SCALE_DIV_SHIFT 0 142fa225cbcSrjs 143fa225cbcSrjs#define CH7017_OUTPUTS_ENABLE 0x73 144fa225cbcSrjs# define CH7017_CHARGE_PUMP_LOW 0x0 145fa225cbcSrjs# define CH7017_CHARGE_PUMP_HIGH 0x3 146fa225cbcSrjs# define CH7017_LVDS_CHANNEL_A (1 << 3) 147fa225cbcSrjs# define CH7017_LVDS_CHANNEL_B (1 << 4) 148fa225cbcSrjs# define CH7017_TV_DAC_A (1 << 5) 149fa225cbcSrjs# define CH7017_TV_DAC_B (1 << 6) 150fa225cbcSrjs# define CH7017_DDC_SELECT_DC2 (1 << 7) 151fa225cbcSrjs 152fa225cbcSrjs#define CH7017_LVDS_OUTPUT_AMPLITUDE 0x74 153fa225cbcSrjs#define CH7017_LVDS_PLL_EMI_REDUCTION 0x75 154fa225cbcSrjs#define CH7017_LVDS_POWER_DOWN_FLICKER 0x76 155fa225cbcSrjs 156fa225cbcSrjs#define CH7017_LVDS_CONTROL_2 0x78 157fa225cbcSrjs# define CH7017_LOOP_FILTER_SHIFT 5 158fa225cbcSrjs# define CH7017_PHASE_DETECTOR_SHIFT 0 159fa225cbcSrjs 160fa225cbcSrjs#define CH7017_BANG_LIMIT_CONTROL 0x7f 161fa225cbcSrjs 162fa225cbcSrjs#endif /* CH7017_REG_H */ 163