s3.h revision 5748e6ec
1340e3fbdSmrg/*
2340e3fbdSmrg *      Copyright 2001  Ani Joshi <ajoshi@unixbox.com>
3340e3fbdSmrg *
4340e3fbdSmrg *      XFree86 4.x driver for S3 chipsets
5340e3fbdSmrg *
6340e3fbdSmrg *
7340e3fbdSmrg * Permission to use, copy, modify, distribute, and sell this software and its
8340e3fbdSmrg * documentation for any purpose is hereby granted without fee, provided that
9340e3fbdSmrg * the above copyright notice appear in all copies and that both that copyright
10340e3fbdSmrg * notice and this permission notice appear in supporting documentation and
11340e3fbdSmrg * that the name of Ani Joshi not be used in advertising or
12340e3fbdSmrg * publicity pertaining to distribution of the software without specific,
13340e3fbdSmrg * written prior permission.  Ani Joshi makes no representations
14340e3fbdSmrg * about the suitability of this software for any purpose.  It is provided
15340e3fbdSmrg * "as-is" without express or implied warranty.
16340e3fbdSmrg *
17340e3fbdSmrg * ANI JOSHI DISCLAIMS ALL WARRANTIES WITH REGARD TO THIS SOFTWARE,
18340e3fbdSmrg * INCLUDING ALL IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS, IN NO
19340e3fbdSmrg * EVENT SHALL ANI JOSHI BE LIABLE FOR ANY SPECIAL, INDIRECT OR
20340e3fbdSmrg * CONSEQUENTIAL DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE,
21340e3fbdSmrg * DATA OR PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
22340e3fbdSmrg * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
23340e3fbdSmrg * PERFORMANCE OF THIS SOFTWARE.
24340e3fbdSmrg *
25340e3fbdSmrg *
26340e3fbdSmrg */
27340e3fbdSmrg
28340e3fbdSmrg
29340e3fbdSmrg#ifndef _S3_H
30340e3fbdSmrg#define _S3_H
31340e3fbdSmrg
32bd35f0dbSahoka#include "s3_pcirename.h"
33340e3fbdSmrg#include <string.h>
34340e3fbdSmrg
35340e3fbdSmrg#include "xf86.h"
36340e3fbdSmrg#include "xf86Pci.h"
37340e3fbdSmrg#include "xf86RamDac.h"
385788ca14Smrg#ifdef HAVE_XAA_H
39340e3fbdSmrg#include "xaa.h"
405788ca14Smrg#endif
415788ca14Smrg#include "xf86fbman.h"
42340e3fbdSmrg#include "vbe.h"
43340e3fbdSmrg#include "vgaHW.h"
44340e3fbdSmrg
45340e3fbdSmrg
46340e3fbdSmrg#include "xf86xv.h"
47340e3fbdSmrg#include <X11/extensions/Xv.h>
48340e3fbdSmrg#include "fourcc.h"
49340e3fbdSmrg
505788ca14Smrg#include "compat-api.h"
51340e3fbdSmrg
525748e6ecSmrg
535748e6ecSmrg#define PCI_VENDOR_S3			0x5333
545748e6ecSmrg
555748e6ecSmrg#define PCI_CHIP_PLATO			0x0551
565748e6ecSmrg#define PCI_CHIP_TRIO			0x8811
575748e6ecSmrg#define PCI_CHIP_AURORA64VP		0x8812
585748e6ecSmrg#define PCI_CHIP_TRIO64UVP		0x8814
595748e6ecSmrg#define PCI_CHIP_868			0x8880
605748e6ecSmrg#define PCI_CHIP_928			0x88B0
615748e6ecSmrg#define PCI_CHIP_864_0			0x88C0
625748e6ecSmrg#define PCI_CHIP_864_1			0x88C1
635748e6ecSmrg#define PCI_CHIP_964_0			0x88D0
645748e6ecSmrg#define PCI_CHIP_964_1			0x88D1
655748e6ecSmrg#define PCI_CHIP_968			0x88F0
665748e6ecSmrg#define PCI_CHIP_TRIO64V2_DXGX	0x8901
675748e6ecSmrg#define PCI_CHIP_PLATO_PX		0x8902
685748e6ecSmrg
695748e6ecSmrg
70340e3fbdSmrgtypedef struct _S3RegRec {
71340e3fbdSmrg	unsigned char	cr31, cr32, cr33, cr34, cr3a, cr3b, cr3c;
72340e3fbdSmrg	unsigned char	cr3b2, cr3c2;
73340e3fbdSmrg	unsigned char	cr40, cr42, cr43, cr44, cr45;
74340e3fbdSmrg	unsigned char	cr50, cr51, cr53, cr54, cr55, cr58, cr59, cr5a,
75340e3fbdSmrg			cr5d, cr5e;
76340e3fbdSmrg	unsigned char	cr60, cr61, cr62, cr65, cr66, cr67, cr6d;
77340e3fbdSmrg	unsigned char	s3save[10];
78340e3fbdSmrg	unsigned char	s3syssave[46];
79340e3fbdSmrg	unsigned char	dacregs[0x101];
80340e3fbdSmrg	unsigned char	color_stack[8];
81340e3fbdSmrg	unsigned char	clock;
82340e3fbdSmrg} S3RegRec, *S3RegPtr;
83340e3fbdSmrg
84340e3fbdSmrg
85340e3fbdSmrgtypedef struct {
86340e3fbdSmrg        unsigned char brightness;
87340e3fbdSmrg        unsigned char contrast;
88bd35f0dbSahoka        FBLinearPtr   area;
89340e3fbdSmrg        RegionRec     clip;
90340e3fbdSmrg        CARD32        colorKey;
91340e3fbdSmrg        CARD32        videoStatus;
92340e3fbdSmrg        Time          offTime;
93340e3fbdSmrg        Time          freeTime;
94340e3fbdSmrg        int           lastPort;
95340e3fbdSmrg} S3PortPrivRec, *S3PortPrivPtr;
96340e3fbdSmrg
97340e3fbdSmrg
98340e3fbdSmrgtypedef struct {
99340e3fbdSmrg	int bitsPerPixel;
100340e3fbdSmrg	int depth;
101340e3fbdSmrg	int displayWidth;
102340e3fbdSmrg	int pixel_code;
103340e3fbdSmrg	int pixel_bytes;
104340e3fbdSmrg	DisplayModePtr mode;
105340e3fbdSmrg} S3FBLayout;
106340e3fbdSmrg
107340e3fbdSmrg
108340e3fbdSmrgtypedef struct _S3Rec {
109340e3fbdSmrg        pciVideoPtr             PciInfo;
110bd35f0dbSahoka#ifndef XSERVER_LIBPCIACCESS
111340e3fbdSmrg        PCITAG                  PciTag;
112bd35f0dbSahoka#endif
113340e3fbdSmrg        EntityInfoPtr           pEnt;
114340e3fbdSmrg        unsigned long           IOAddress;
115340e3fbdSmrg        unsigned long           FBAddress;
116340e3fbdSmrg        unsigned char *         FBBase;
117340e3fbdSmrg        unsigned char *         MMIOBase;
118340e3fbdSmrg        unsigned long           videoRam;
119340e3fbdSmrg        OptionInfoPtr           Options;
120340e3fbdSmrg        unsigned int            Flags;
121340e3fbdSmrg        Bool                    NoAccel;
122bd35f0dbSahoka	Bool			HWCursor;
123340e3fbdSmrg	Bool			SlowDRAMRefresh;
124340e3fbdSmrg	Bool			SlowDRAM;
125340e3fbdSmrg	Bool			SlowEDODRAM;
126340e3fbdSmrg	Bool			SlowVRAM;
127340e3fbdSmrg	Bool			S3NewMMIO;
128bd35f0dbSahoka	Bool                    hasStreams;
129bd35f0dbSahoka	int                     Streams_FIFO;
130bd35f0dbSahoka	Bool                    XVideo;
131340e3fbdSmrg	Bool			PCIRetry;
132340e3fbdSmrg	Bool			ColorExpandBug;
133340e3fbdSmrg
1345788ca14Smrg#ifdef HAVE_XAA_H
135340e3fbdSmrg        XAAInfoRecPtr           pXAA;
1365788ca14Smrg#endif
137340e3fbdSmrg	xf86CursorInfoPtr	pCurs;
138340e3fbdSmrg	xf86Int10InfoPtr	pInt10;
139340e3fbdSmrg        XF86VideoAdaptorPtr     adaptor;
140340e3fbdSmrg        S3PortPrivPtr           portPrivate;
141340e3fbdSmrg
142340e3fbdSmrg	DGAModePtr		DGAModes;
143340e3fbdSmrg	int			numDGAModes;
144340e3fbdSmrg	Bool			DGAactive;
145340e3fbdSmrg	int			DGAViewportStatus;
146340e3fbdSmrg
147340e3fbdSmrg	S3FBLayout		CurrentLayout;
148340e3fbdSmrg
149340e3fbdSmrg	RamDacHelperRecPtr	RamDac;
150340e3fbdSmrg	RamDacRecPtr		RamDacRec;
151340e3fbdSmrg
152340e3fbdSmrg	int			vgaCRIndex, vgaCRReg;
153340e3fbdSmrg
154340e3fbdSmrg	int			s3Bpp, s3BppDisplayWidth, HDisplay;
155340e3fbdSmrg	int			mclk, MaxClock;
156340e3fbdSmrg	int			pixMuxShift;
157340e3fbdSmrg
158340e3fbdSmrg        int                     Chipset, ChipRev;
159340e3fbdSmrg	int			RefClock;
160340e3fbdSmrg
161340e3fbdSmrg	int			s3ScissB, s3ScissR;
162340e3fbdSmrg	unsigned short		BltDir;
163340e3fbdSmrg	int			trans_color;
164340e3fbdSmrg	int			FBCursorOffset;
165340e3fbdSmrg
166340e3fbdSmrg	S3RegRec		SavedRegs;
167340e3fbdSmrg	S3RegRec		ModeRegs;
168340e3fbdSmrg
169340e3fbdSmrg	unsigned char		SAM256;
170340e3fbdSmrg
171340e3fbdSmrg	void			(*DacPreInit)(ScrnInfoPtr pScrn);
172340e3fbdSmrg	void			(*DacInit)(ScrnInfoPtr pScrn,
173340e3fbdSmrg					   DisplayModePtr mode);
174340e3fbdSmrg	void			(*DacSave)(ScrnInfoPtr pScrn);
175340e3fbdSmrg	void			(*DacRestore)(ScrnInfoPtr pScrn);
176340e3fbdSmrg	Bool			(*CursorInit)(ScreenPtr pScreen);
177340e3fbdSmrg
178340e3fbdSmrg	void			(*LoadPalette)(ScrnInfoPtr pScrn, int numColors,
179340e3fbdSmrg					       int *indicies, LOCO *colors,
180340e3fbdSmrg					       VisualPtr pVisual);
181340e3fbdSmrg
1825788ca14Smrg	Bool                    (*CloseScreen)(CLOSE_SCREEN_ARGS_DECL);
183340e3fbdSmrg
184340e3fbdSmrg	unsigned char		*imageBuffer;
185340e3fbdSmrg	int			imageWidth;
186340e3fbdSmrg	int			imageHeight;
187bd35f0dbSahoka	Bool			hwCursor;
188776933bfSmrg
189776933bfSmrg	Bool                    shadowFB;
190776933bfSmrg	int                     rotate;
191776933bfSmrg	unsigned char           * ShadowPtr;
192776933bfSmrg	int                     ShadowPitch;
1935788ca14Smrg	void	                (*PointerMoved)(SCRN_ARG_TYPE arg, int x, int y);
194776933bfSmrg
195340e3fbdSmrg} S3Rec, *S3Ptr;
196340e3fbdSmrg
197340e3fbdSmrg#define S3PTR(p)		((S3Ptr)((p)->driverPrivate))
198340e3fbdSmrg
199340e3fbdSmrg
200340e3fbdSmrg#define DRIVER_NAME     "s3"
2014dab54a5Sahoka#define DRIVER_VERSION  PACKAGE_VERSION
2024dab54a5Sahoka#define VERSION_MAJOR   PACKAGE_VERSION_MAJOR
2034dab54a5Sahoka#define VERSION_MINOR   PACKAGE_VERSION_MINOR
2044dab54a5Sahoka#define PATCHLEVEL      PACKAGE_VERSION_PATCHLEVEL
205340e3fbdSmrg#define S3_VERSION     ((VERSION_MAJOR << 24) | \
206340e3fbdSmrg                        (VERSION_MINOR << 16) | PATCHLEVEL)
207340e3fbdSmrg
208340e3fbdSmrg
209340e3fbdSmrg
210340e3fbdSmrg
211340e3fbdSmrg/*
212340e3fbdSmrg * Prototypes
213340e3fbdSmrg */
214340e3fbdSmrg
215340e3fbdSmrgBool S3AccelInit(ScreenPtr pScreen);
216340e3fbdSmrgBool S3AccelInitNewMMIO(ScreenPtr pScreen);
217340e3fbdSmrgBool S3AccelInitPIO(ScreenPtr pScreen);
218340e3fbdSmrgBool S3DGAInit(ScreenPtr pScreen);
2195788ca14SmrgBool S3SwitchMode(SWITCH_MODE_ARGS_DECL);
220340e3fbdSmrgint S3GetRefClock(ScrnInfoPtr pScrn);
221340e3fbdSmrg
222340e3fbdSmrgvoid S3InitVideo(ScreenPtr pScreen);
223340e3fbdSmrgvoid S3InitStreams(ScrnInfoPtr pScrn, DisplayModePtr mode);
224340e3fbdSmrg
225340e3fbdSmrg/* IBMRGB */
226340e3fbdSmrgextern RamDacSupportedInfoRec S3IBMRamdacs[];
227340e3fbdSmrgBool S3ProbeIBMramdac(ScrnInfoPtr pScrn);
228340e3fbdSmrgvoid S3IBMRGB_PreInit(ScrnInfoPtr pScrn);
229340e3fbdSmrgvoid S3IBMRGB_Init(ScrnInfoPtr pScrn, DisplayModePtr mode);
230340e3fbdSmrgvoid S3IBMRGB_Save(ScrnInfoPtr pScrn);
231340e3fbdSmrgvoid S3IBMRGB_Restore(ScrnInfoPtr pScrn);
232340e3fbdSmrgBool S3IBMRGB_CursorInit(ScreenPtr pScreen);
233340e3fbdSmrg
234340e3fbdSmrg/* TRIO64 */
235340e3fbdSmrgBool S3Trio64DACProbe(ScrnInfoPtr pScrn);
236340e3fbdSmrgvoid S3Trio64DAC_PreInit(ScrnInfoPtr pScrn);
237340e3fbdSmrgvoid S3Trio64DAC_Init(ScrnInfoPtr pScrn, DisplayModePtr mode);
238340e3fbdSmrgvoid S3Trio64DAC_Save(ScrnInfoPtr pScrn);
239340e3fbdSmrgvoid S3Trio64DAC_Restore(ScrnInfoPtr pScrn);
240340e3fbdSmrg
241340e3fbdSmrg/* Ti */
242340e3fbdSmrgBool S3TiDACProbe(ScrnInfoPtr pScrn);
243340e3fbdSmrgvoid S3TiDAC_PreInit(ScrnInfoPtr pScrn);
244340e3fbdSmrgvoid S3TiDAC_Init(ScrnInfoPtr pScrn, DisplayModePtr mode);
245340e3fbdSmrgvoid S3TiDAC_Save(ScrnInfoPtr pScrn);
246340e3fbdSmrgvoid S3TiDAC_Restore(ScrnInfoPtr pScrn);
247340e3fbdSmrgvoid S3TiLoadPalette(ScrnInfoPtr pScrn, int numColors, int *indicies, LOCO *colors,
248340e3fbdSmrg		     VisualPtr pVisual);
249340e3fbdSmrgBool S3Ti_CursorInit(ScreenPtr pScreen);
250340e3fbdSmrgvoid S3OutTiIndReg(ScrnInfoPtr pScrn, CARD32 reg, unsigned char mask,
251340e3fbdSmrg		   unsigned char data);
252340e3fbdSmrg
25396cdd0b9Skiyohara/* SDAC/GENDAC */
25496cdd0b9SkiyoharaBool S3SDACProbe(ScrnInfoPtr pScrn);
25596cdd0b9Skiyoharavoid S3GENDAC_PreInit(ScrnInfoPtr pScrn);
25696cdd0b9Skiyoharavoid S3GENDAC_Init(ScrnInfoPtr pScrn, DisplayModePtr mode);
25796cdd0b9Skiyoharavoid S3SDAC_Init(ScrnInfoPtr pScrn, DisplayModePtr mode);
25896cdd0b9Skiyoharavoid S3GENDAC_Save(ScrnInfoPtr pScrn);
25996cdd0b9Skiyoharavoid S3GENDAC_Restore(ScrnInfoPtr pScrn);
26096cdd0b9Skiyohara
261340e3fbdSmrg/* s3 gen cursor */
262340e3fbdSmrgBool S3_CursorInit(ScreenPtr pScreen);
263340e3fbdSmrg
264776933bfSmrg/* in s3_shadow.c */
2655788ca14Smrgvoid S3PointerMoved(SCRN_ARG_TYPE arg, int x, int y);
266776933bfSmrgvoid S3RefreshArea(ScrnInfoPtr pScrn, int num, BoxPtr pbox);
267776933bfSmrgvoid S3RefreshArea8(ScrnInfoPtr pScrn, int num, BoxPtr pbox);
268776933bfSmrgvoid S3RefreshArea16(ScrnInfoPtr pScrn, int num, BoxPtr pbox);
269776933bfSmrgvoid S3RefreshArea24(ScrnInfoPtr pScrn, int num, BoxPtr pbox);
270776933bfSmrgvoid S3RefreshArea32(ScrnInfoPtr pScrn, int num, BoxPtr pbox);
271776933bfSmrg
272a9060c92SchristosBool S3GENDACProbe(ScrnInfoPtr pScrn);
273a9060c92Schristos
274776933bfSmrg
275340e3fbdSmrg#define TRIO64_RAMDAC	0x8811
276340e3fbdSmrg#define	TI3025_RAMDAC	0x3025
277340e3fbdSmrg#define	TI3020_RAMDAC	0x3020
27896cdd0b9Skiyohara#define	GENDAC_RAMDAC	0x0708
27996cdd0b9Skiyohara#define	SDAC_RAMDAC	0x0716
280340e3fbdSmrg
281340e3fbdSmrg/*
282340e3fbdSmrg * Chip...Sets...
283340e3fbdSmrg */
284340e3fbdSmrg
28596cdd0b9Skiyohara#define S3_864_SERIES()		((pS3->Chipset == PCI_CHIP_864_0) ||	\
28696cdd0b9Skiyohara				 (pS3->Chipset == PCI_CHIP_864_1))
287340e3fbdSmrg#define S3_964_SERIES()		((pS3->Chipset == PCI_CHIP_964_0) ||	\
288340e3fbdSmrg			 	 (pS3->Chipset == PCI_CHIP_964_1))
289bd35f0dbSahoka
290340e3fbdSmrg#define	S3_TRIO_SERIES()	((pS3->Chipset == PCI_CHIP_TRIO) ||	\
291340e3fbdSmrg			 	 (pS3->Chipset == PCI_CHIP_AURORA64VP) || \
292340e3fbdSmrg				 (pS3->Chipset == PCI_CHIP_TRIO64UVP) || \
293340e3fbdSmrg				 (pS3->Chipset == PCI_CHIP_TRIO64V2_DXGX))
294340e3fbdSmrg#endif /* _S3_H */
295