11d54945dSmrg 21d54945dSmrg/* 31d54945dSmrgCopyright (C) 1994-1999 The XFree86 Project, Inc. All Rights Reserved. 41d54945dSmrg 51d54945dSmrgPermission is hereby granted, free of charge, to any person obtaining a copy of 61d54945dSmrgthis software and associated documentation files (the "Software"), to deal in 71d54945dSmrgthe Software without restriction, including without limitation the rights to 81d54945dSmrguse, copy, modify, merge, publish, distribute, sublicense, and/or sell copies 91d54945dSmrgof the Software, and to permit persons to whom the Software is furnished to do 101d54945dSmrgso, subject to the following conditions: 111d54945dSmrg 121d54945dSmrgThe above copyright notice and this permission notice shall be included in all 131d54945dSmrgcopies or substantial portions of the Software. 141d54945dSmrg 151d54945dSmrgTHE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 161d54945dSmrgIMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, FIT- 171d54945dSmrgNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL THE 181d54945dSmrgXFREE86 PROJECT BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN 191d54945dSmrgAN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION 201d54945dSmrgWITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE. 211d54945dSmrg 221d54945dSmrgExcept as contained in this notice, the name of the XFree86 Project shall not 231d54945dSmrgbe used in advertising or otherwise to promote the sale, use or other dealings 241d54945dSmrgin this Software without prior written authorization from the XFree86 Project. 251d54945dSmrg*/ 261d54945dSmrg 271d54945dSmrg#ifndef _S3V_MACROS_H 281d54945dSmrg#define _S3V_MACROS_H 291d54945dSmrg 301d54945dSmrg/* use these macros and INREG/OUTREG to access the extended registers 311d54945dSmrg of s3 virge -- add any others you need here */ 321d54945dSmrg 331d54945dSmrg/* miscellaneous registers */ 341d54945dSmrg#define SUBSYS_STAT_REG 0x8504 351d54945dSmrg#define ADV_FUNC_CNTR 0x850c 361d54945dSmrg 371d54945dSmrg/* memory port controller registers */ 381d54945dSmrg#define FIFO_CONTROL_REG 0x8200 391d54945dSmrg#define MIU_CONTROL_REG 0x8204 401d54945dSmrg#define STREAMS_TIMEOUT_REG 0x8208 411d54945dSmrg#define MISC_TIMEOUT_REG 0x820c 421d54945dSmrg 431d54945dSmrg/* Cursor Registers */ 441d54945dSmrg#define HWCURSOR_MODE_CR45 0x45 451d54945dSmrg#define HWCURSOR_ADDR_LOW_CR4D 0x4d 461d54945dSmrg#define HWCURSOR_ADDR_HIGH_CR4C 0x4c 471d54945dSmrg 481d54945dSmrg/* streams registers */ 491d54945dSmrg#define PSTREAM_CONTROL_REG 0x8180 501d54945dSmrg#define COL_CHROMA_KEY_CONTROL_REG 0x8184 511d54945dSmrg#define SSTREAM_CONTROL_REG 0x8190 521d54945dSmrg#define CHROMA_KEY_UPPER_BOUND_REG 0x8194 531d54945dSmrg#define SSTREAM_STRETCH_REG 0x8198 541d54945dSmrg#define BLEND_CONTROL_REG 0x81A0 551d54945dSmrg#define PSTREAM_FBADDR0_REG 0x81C0 561d54945dSmrg#define PSTREAM_FBADDR1_REG 0x81C4 571d54945dSmrg#define PSTREAM_STRIDE_REG 0x81C8 581d54945dSmrg#define DOUBLE_BUFFER_REG 0x81CC 591d54945dSmrg#define SSTREAM_FBADDR0_REG 0x81D0 601d54945dSmrg#define SSTREAM_FBADDR1_REG 0x81D4 611d54945dSmrg#define SSTREAM_STRIDE_REG 0x81D8 621d54945dSmrg#define OPAQUE_OVERLAY_CONTROL_REG 0x81DC 631d54945dSmrg#define K1_VSCALE_REG 0x81E0 641d54945dSmrg#define K2_VSCALE_REG 0x81E4 651d54945dSmrg#define DDA_VERT_REG 0x81E8 661d54945dSmrg#define STREAMS_FIFO_REG 0x81EC 671d54945dSmrg#define PSTREAM_START_REG 0x81F0 681d54945dSmrg#define PSTREAM_WINDOW_SIZE_REG 0x81F4 691d54945dSmrg#define SSTREAM_START_REG 0x81F8 701d54945dSmrg#define SSTREAM_WINDOW_SIZE_REG 0x81FC 711d54945dSmrg 721d54945dSmrg/* image write stuff */ 731d54945dSmrg#define SRC_BASE 0xA4D4 741d54945dSmrg#define DEST_BASE 0xA4D8 751d54945dSmrg#define CLIP_L_R 0xA4DC 761d54945dSmrg#define CLIP_T_B 0xA4E0 771d54945dSmrg#define DEST_SRC_STR 0xA4E4 781d54945dSmrg#define MONO_PAT_0 0xA4E8 791d54945dSmrg#define MONO_PAT_1 0xA4EC 801d54945dSmrg#define PAT_BG_CLR 0xA4F0 811d54945dSmrg#define PAT_FG_CLR 0xA4F4 821d54945dSmrg#define SRC_BG_CLR 0xA4F8 831d54945dSmrg#define SRC_FG_CLR 0xA4FC 841d54945dSmrg#define CMD_SET 0xA500 851d54945dSmrg#define RWIDTH_HEIGHT 0xA504 861d54945dSmrg#define RSRC_XY 0xA508 871d54945dSmrg#define RDEST_XY 0xA50C 881d54945dSmrg 891d54945dSmrg/* Local Periperal Bus Registers */ 901d54945dSmrg 911d54945dSmrg#define DDC_REG 0xFF20 921d54945dSmrg#define BLT_BUG 0x00000001 931d54945dSmrg#define MONO_TRANS_BUG 0x00000002 941d54945dSmrg 951d54945dSmrg 961d54945dSmrg#define MAXLOOP 0x0fffff /* timeout value for engine waits, 0.5 secs */ 971d54945dSmrg 981d54945dSmrg/* Switchable per chipset, must be initialized prior to a mode */ 991d54945dSmrg/* switch! */ 1001d54945dSmrg#define WAITFIFO(n) ((*ps3v->pWaitFifo)(ps3v,n)) 1011d54945dSmrg#define WAITCMD() ((*ps3v->pWaitCmd)(ps3v)) 1021d54945dSmrg 1031d54945dSmrg#define WAITIDLE()\ 1041d54945dSmrg do { int loop=0; mem_barrier(); \ 1051d54945dSmrg while(((INREG(SUBSYS_STAT_REG) & 0x3f00) < 0x3000) && (loop++<MAXLOOP)) \ 1061d54945dSmrg if (loop >= MAXLOOP) S3VGEReset(pScrn,1,__LINE__,__FILE__); \ 1071d54945dSmrg } while (0) 1081d54945dSmrg 1091d54945dSmrg#define CHECK_DEST_BASE(y,h)\ 1101d54945dSmrg if((y < ps3v->DestBaseY) || ((y + h) > (ps3v->DestBaseY + 2048))) {\ 1111d54945dSmrg ps3v->DestBaseY = ((y + h) <= 2048) ? 0 : y;\ 1121d54945dSmrg WAITFIFO(1);\ 1131d54945dSmrg OUTREG(DEST_BASE, ps3v->DestBaseY * ps3v->Stride);\ 1141d54945dSmrg }\ 1151d54945dSmrg y -= ps3v->DestBaseY 1161d54945dSmrg 1171d54945dSmrg#define CHECK_SRC_BASE(y,h)\ 1181d54945dSmrg if((y < ps3v->SrcBaseY) || ((y + h) > (ps3v->SrcBaseY + 2048))) {\ 1191d54945dSmrg ps3v->SrcBaseY = ((y + h) <= 2048) ? 0 : y;\ 1201d54945dSmrg WAITFIFO(1);\ 1211d54945dSmrg OUTREG(SRC_BASE, ps3v->SrcBaseY * ps3v->Stride);\ 1221d54945dSmrg }\ 1231d54945dSmrg y -= ps3v->SrcBaseY 1241d54945dSmrg 1251d54945dSmrg 1261d54945dSmrg#endif /* _S3V_MACROS_H */ 127