HomeSort by: relevance | last modified time | path
    Searched defs:num_banks (Results 1 - 13 of 13) sorted by relevancy

  /src/sys/external/bsd/drm2/dist/drm/amd/amdgpu/
amdgpu_socbb.h 70 uint32_t num_banks; member in struct:gpu_info_soc_bounding_box_v1_0
amdgpu_gfx.h 128 uint8_t num_banks; member in struct:gb_addr_config
amdgpu_dce_v10_0.c 1994 unsigned bankw, bankh, mtaspect, tile_split, num_banks; local in function:dce_v10_0_crtc_do_set_base
2000 num_banks = AMDGPU_TILING_GET(tiling_flags, NUM_BANKS);
2002 fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_NUM_BANKS, num_banks);
amdgpu_dce_v11_0.c 2036 unsigned bankw, bankh, mtaspect, tile_split, num_banks; local in function:dce_v11_0_crtc_do_set_base
2042 num_banks = AMDGPU_TILING_GET(tiling_flags, NUM_BANKS);
2044 fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_NUM_BANKS, num_banks);
amdgpu_dce_v6_0.c 1943 unsigned bankw, bankh, mtaspect, tile_split, num_banks; local in function:dce_v6_0_crtc_do_set_base
1949 num_banks = AMDGPU_TILING_GET(tiling_flags, NUM_BANKS);
1951 fb_format |= GRPH_NUM_BANKS(num_banks);
amdgpu_dce_v8_0.c 1915 unsigned bankw, bankh, mtaspect, tile_split, num_banks; local in function:dce_v8_0_crtc_do_set_base
1921 num_banks = AMDGPU_TILING_GET(tiling_flags, NUM_BANKS);
1923 fb_format |= (num_banks << GRPH_CONTROL__GRPH_NUM_BANKS__SHIFT);
  /src/sys/external/bsd/drm2/dist/drm/amd/include/
kgd_kfd_interface.h 165 uint32_t num_banks; member in struct:tile_config
  /src/sys/external/bsd/drm2/dist/drm/amd/amdkfd/
kfd_crat.h 112 uint8_t num_banks; member in struct:crat_subtype_computeunit
  /src/sys/external/bsd/drm2/dist/drm/radeon/
radeon_atombios_crtc.c 1285 /* Set NUM_BANKS. */
1287 unsigned index, num_banks; local in function:dce4_crtc_do_set_base
1307 num_banks = (rdev->config.cik.macrotile_mode_array[index] >> 6) & 0x3;
1322 num_banks = (rdev->config.si.tile_mode_array[index] >> 20) & 0x3;
1325 fb_format |= EVERGREEN_GRPH_NUM_BANKS(num_banks);
  /src/sys/dev/pci/qat/
qat.c 1807 int num_banks; local in function:qat_crypto_init
1812 num_banks = uimin(ncpu, sc->sc_hw.qhw_num_banks);
1814 num_banks = sc->sc_ae_num;
1816 qcy->qcy_num_banks = num_banks;
1819 qat_alloc_mem(sizeof(struct qat_crypto_bank) * num_banks);
1821 for (bank = 0; bank < num_banks; bank++) {
  /src/sys/external/bsd/drm2/dist/drm/amd/display/dc/dml/
display_mode_structs.h 101 unsigned int num_banks; member in struct:_vcs_dpi_soc_bounding_box_st
  /src/sys/external/bsd/drm2/dist/drm/amd/display/amdgpu_dm/
amdgpu_dm.c 3263 unsigned int bankw, bankh, mtaspect, tile_split, num_banks; local in function:fill_plane_buffer_attributes
3269 num_banks = AMDGPU_TILING_GET(tiling_flags, NUM_BANKS);
3272 tiling_info->gfx8.num_banks = num_banks;
3300 tiling_info->gfx9.num_banks =
3301 adev->gfx.config.gb_addr_config_fields.num_banks;
  /src/sys/external/bsd/drm2/dist/drm/amd/display/dc/
dc_hw_types.h 290 unsigned int num_banks; member in struct:dc_tiling_info::__anon788fbb990708
352 unsigned int num_banks; member in struct:dc_tiling_info::__anon788fbb990808

Completed in 44 milliseconds